blob: 7d819d8df52b39e897fed4ba39f46337cecc2587 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Jon Loeligerd9b94f22005-07-25 14:05:07 -05002/*
Zhao Chenhuib813cbe2011-08-24 13:20:04 +08003 * Copyright 2004, 2007, 2009-2011 Freescale Semiconductor, Inc.
Jon Loeligerd9b94f22005-07-25 14:05:07 -05004 *
5 * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
Jon Loeligerd9b94f22005-07-25 14:05:07 -05006 */
7
8#include <common.h>
9#include <pci.h>
10#include <asm/processor.h>
Jon Loeligere31d2c12008-03-18 13:51:06 -050011#include <asm/mmu.h>
Jon Loeligerd9b94f22005-07-25 14:05:07 -050012#include <asm/immap_85xx.h>
Kumar Galac8514622009-04-02 13:22:48 -050013#include <asm/fsl_pci.h>
York Sun5614e712013-09-30 09:22:09 -070014#include <fsl_ddr_sdram.h>
Kumar Gala5d27e022010-12-15 04:55:20 -060015#include <asm/fsl_serdes.h>
Andy Fleming09f3e092006-09-13 10:34:18 -050016#include <miiphy.h>
Masahiro Yamadab08c8c42018-03-05 01:20:11 +090017#include <linux/libfdt.h>
Kumar Galab90d2542007-11-29 00:11:44 -060018#include <fdt_support.h>
chenhui zhaod3701222011-09-06 16:41:18 +000019#include <tsec.h>
20#include <fsl_mdio.h>
21#include <netdev.h>
Jon Loeligerd9b94f22005-07-25 14:05:07 -050022
23#include "../common/cadmus.h"
24#include "../common/eeprom.h"
Matthew McClintockbf1dfff2006-06-28 10:46:13 -050025#include "../common/via.h"
Jon Loeligerd9b94f22005-07-25 14:05:07 -050026
Jon Loeligerd9b94f22005-07-25 14:05:07 -050027void local_bus_init(void);
Jon Loeligerd9b94f22005-07-25 14:05:07 -050028
Jon Loeligerd9b94f22005-07-25 14:05:07 -050029int checkboard (void)
30{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020031 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
32 volatile ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR);
Jon Loeligerd9b94f22005-07-25 14:05:07 -050033
34 /* PCI slot in USER bits CSR[6:7] by convention. */
35 uint pci_slot = get_pci_slot ();
36
Jon Loeligerd9b94f22005-07-25 14:05:07 -050037 uint cpu_board_rev = get_cpu_board_revision ();
38
chenhui zhaofff80972011-10-13 13:40:59 +080039 puts("Board: MPC8548CDS");
40 printf(" Carrier Rev: 0x%02x, PCI Slot %d\n",
41 get_board_version(), pci_slot);
42 printf(" Daughtercard Rev: %d.%d (0x%04x)\n",
Jon Loeligerd9b94f22005-07-25 14:05:07 -050043 MPC85XX_CPU_BOARD_MAJOR (cpu_board_rev),
44 MPC85XX_CPU_BOARD_MINOR (cpu_board_rev), cpu_board_rev);
Jon Loeligerd9b94f22005-07-25 14:05:07 -050045 /*
46 * Initialize local bus.
47 */
48 local_bus_init ();
49
Jon Loeligerd9b94f22005-07-25 14:05:07 -050050 /*
51 * Hack TSEC 3 and 4 IO voltages.
52 */
53 gur->tsec34ioovcr = 0xe7e0; /* 1110 0111 1110 0xxx */
54
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050055 ecm->eedr = 0xffffffff; /* clear ecm errors */
56 ecm->eeer = 0xffffffff; /* enable ecm errors */
Jon Loeligerd9b94f22005-07-25 14:05:07 -050057 return 0;
58}
59
Jon Loeligerd9b94f22005-07-25 14:05:07 -050060/*
61 * Initialize Local Bus
62 */
63void
64local_bus_init(void)
65{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020066 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
Becky Brucef51cdaf2010-06-17 11:37:20 -050067 volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
Jon Loeligerd9b94f22005-07-25 14:05:07 -050068
69 uint clkdiv;
Jon Loeligerd9b94f22005-07-25 14:05:07 -050070 sys_info_t sysinfo;
71
72 get_sys_info(&sysinfo);
Trent Piephoa5d212a2008-12-03 15:16:34 -080073 clkdiv = (lbc->lcrr & LCRR_CLKDIV) * 2;
Jon Loeligerd9b94f22005-07-25 14:05:07 -050074
75 gur->lbiuiplldcr1 = 0x00078080;
76 if (clkdiv == 16) {
77 gur->lbiuiplldcr0 = 0x7c0f1bf0;
78 } else if (clkdiv == 8) {
79 gur->lbiuiplldcr0 = 0x6c0f1bf0;
80 } else if (clkdiv == 4) {
81 gur->lbiuiplldcr0 = 0x5c0f1bf0;
82 }
83
84 lbc->lcrr |= 0x00030000;
85
86 asm("sync;isync;msync");
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050087
88 lbc->ltesr = 0xffffffff; /* Clear LBC error interrupts */
89 lbc->lteir = 0xffffffff; /* Enable LBC error interrupts */
Jon Loeligerd9b94f22005-07-25 14:05:07 -050090}
91
92/*
93 * Initialize SDRAM memory on the Local Bus.
94 */
Becky Bruce70961ba2010-12-17 17:17:57 -060095void lbc_sdram_init(void)
Jon Loeligerd9b94f22005-07-25 14:05:07 -050096{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020097#if defined(CONFIG_SYS_OR2_PRELIM) && defined(CONFIG_SYS_BR2_PRELIM)
Jon Loeligerd9b94f22005-07-25 14:05:07 -050098
99 uint idx;
Becky Brucef51cdaf2010-06-17 11:37:20 -0500100 volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200101 uint *sdram_addr = (uint *)CONFIG_SYS_LBC_SDRAM_BASE;
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500102 uint lsdmr_common;
103
Becky Bruce7ea38712010-12-17 17:17:59 -0600104 puts("LBC SDRAM: ");
105 print_size(CONFIG_SYS_LBC_SDRAM_SIZE * 1024 * 1024,
chenhui zhaoa6d0bfa2011-09-06 16:41:14 +0000106 "\n");
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500107
108 /*
109 * Setup SDRAM Base and Option Registers
110 */
Becky Brucef51cdaf2010-06-17 11:37:20 -0500111 set_lbc_or(2, CONFIG_SYS_OR2_PRELIM);
112 set_lbc_br(2, CONFIG_SYS_BR2_PRELIM);
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200113 lbc->lbcr = CONFIG_SYS_LBC_LBCR;
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500114 asm("msync");
115
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200116 lbc->lsrt = CONFIG_SYS_LBC_LSRT;
117 lbc->mrtpr = CONFIG_SYS_LBC_MRTPR;
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500118 asm("msync");
119
120 /*
121 * MPC8548 uses "new" 15-16 style addressing.
122 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200123 lsdmr_common = CONFIG_SYS_LBC_LSDMR_COMMON;
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500124 lsdmr_common |= LSDMR_BSMA1516;
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500125
126 /*
127 * Issue PRECHARGE ALL command.
128 */
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500129 lbc->lsdmr = lsdmr_common | LSDMR_OP_PCHALL;
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500130 asm("sync;msync");
131 *sdram_addr = 0xff;
132 ppcDcbf((unsigned long) sdram_addr);
133 udelay(100);
134
135 /*
136 * Issue 8 AUTO REFRESH commands.
137 */
138 for (idx = 0; idx < 8; idx++) {
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500139 lbc->lsdmr = lsdmr_common | LSDMR_OP_ARFRSH;
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500140 asm("sync;msync");
141 *sdram_addr = 0xff;
142 ppcDcbf((unsigned long) sdram_addr);
143 udelay(100);
144 }
145
146 /*
147 * Issue 8 MODE-set command.
148 */
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500149 lbc->lsdmr = lsdmr_common | LSDMR_OP_MRW;
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500150 asm("sync;msync");
151 *sdram_addr = 0xff;
152 ppcDcbf((unsigned long) sdram_addr);
153 udelay(100);
154
155 /*
156 * Issue NORMAL OP command.
157 */
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500158 lbc->lsdmr = lsdmr_common | LSDMR_OP_NORMAL;
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500159 asm("sync;msync");
160 *sdram_addr = 0xff;
161 ppcDcbf((unsigned long) sdram_addr);
162 udelay(200); /* Overkill. Must wait > 200 bus cycles */
163
164#endif /* enable SDRAM init */
165}
166
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500167#if defined(CONFIG_PCI) || defined(CONFIG_PCI1)
Matthew McClintockbf1dfff2006-06-28 10:46:13 -0500168/* For some reason the Tundra PCI bridge shows up on itself as a
169 * different device. Work around that by refusing to configure it.
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500170 */
Matthew McClintockbf1dfff2006-06-28 10:46:13 -0500171void dummy_func(struct pci_controller* hose, pci_dev_t dev, struct pci_config_table *tab) { }
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500172
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500173static struct pci_config_table pci_mpc85xxcds_config_table[] = {
Matthew McClintockbf1dfff2006-06-28 10:46:13 -0500174 {0x10e3, 0x0513, PCI_ANY_ID, 1, 3, PCI_ANY_ID, dummy_func, {0,0,0}},
Randy Vinson7f3f2bd2007-02-27 19:42:22 -0700175 {0x1106, 0x0686, PCI_ANY_ID, 1, VIA_ID, 0, mpc85xx_config_via, {0,0,0}},
176 {0x1106, 0x0571, PCI_ANY_ID, 1, VIA_ID, 1,
Andy Flemingffa621a2007-02-24 01:08:13 -0600177 mpc85xx_config_via_usbide, {0,0,0}},
Randy Vinson7f3f2bd2007-02-27 19:42:22 -0700178 {0x1105, 0x3038, PCI_ANY_ID, 1, VIA_ID, 2,
179 mpc85xx_config_via_usb, {0,0,0}},
180 {0x1106, 0x3038, PCI_ANY_ID, 1, VIA_ID, 3,
181 mpc85xx_config_via_usb2, {0,0,0}},
182 {0x1106, 0x3058, PCI_ANY_ID, 1, VIA_ID, 5,
Andy Flemingffa621a2007-02-24 01:08:13 -0600183 mpc85xx_config_via_power, {0,0,0}},
Randy Vinson7f3f2bd2007-02-27 19:42:22 -0700184 {0x1106, 0x3068, PCI_ANY_ID, 1, VIA_ID, 6,
185 mpc85xx_config_via_ac97, {0,0,0}},
Andy Flemingffa621a2007-02-24 01:08:13 -0600186 {},
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500187};
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500188
Zhao Chenhuib813cbe2011-08-24 13:20:04 +0800189static struct pci_controller pci1_hose;
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500190#endif /* CONFIG_PCI */
191
Kumar Gala7b626882009-11-04 11:15:29 -0600192void pci_init_board(void)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500193{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200194 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
Kumar Galaf5fa8f32010-12-17 10:21:22 -0600195 struct fsl_pci_info pci_info;
Kumar Gala7b626882009-11-04 11:15:29 -0600196 u32 devdisr, pordevsr, io_sel;
197 u32 porpllsr, pci_agent, pci_speed, pci_32, pci_arb, pci_clk_sel;
198 int first_free_busno = 0;
chenhui zhao568336e2011-09-15 14:52:34 +0800199 char buf[32];
Kumar Gala7b626882009-11-04 11:15:29 -0600200
201 devdisr = in_be32(&gur->devdisr);
202 pordevsr = in_be32(&gur->pordevsr);
203 porpllsr = in_be32(&gur->porpllsr);
204 io_sel = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19;
205
206 debug (" pci_init_board: devdisr=%x, io_sel=%x\n", devdisr, io_sel);
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500207
208#ifdef CONFIG_PCI1
Kumar Gala7b626882009-11-04 11:15:29 -0600209 pci_speed = get_clock_freq (); /* PCI PSPEED in [4:5] */
210 pci_32 = pordevsr & MPC85xx_PORDEVSR_PCI1_PCI32; /* PORDEVSR[15] */
211 pci_arb = pordevsr & MPC85xx_PORDEVSR_PCI1_ARB;
212 pci_clk_sel = porpllsr & MPC85xx_PORDEVSR_PCI1_SPD;
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500213
Kumar Gala7b626882009-11-04 11:15:29 -0600214 if (!(devdisr & MPC85xx_DEVDISR_PCI1)) {
Kumar Galaf5fa8f32010-12-17 10:21:22 -0600215 SET_STD_PCI_INFO(pci_info, 1);
216 set_next_law(pci_info.mem_phys,
217 law_size_bits(pci_info.mem_size), pci_info.law);
218 set_next_law(pci_info.io_phys,
219 law_size_bits(pci_info.io_size), pci_info.law);
220
221 pci_agent = fsl_setup_hose(&pci1_hose, pci_info.regs);
chenhui zhaoa6d0bfa2011-09-06 16:41:14 +0000222 printf("PCI1: %d bit, %s MHz, %s, %s, %s (base address %lx)\n",
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500223 (pci_32) ? 32 : 64,
chenhui zhao568336e2011-09-15 14:52:34 +0800224 strmhz(buf, pci_speed),
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500225 pci_clk_sel ? "sync" : "async",
226 pci_agent ? "agent" : "host",
Kumar Gala7b626882009-11-04 11:15:29 -0600227 pci_arb ? "arbiter" : "external-arbiter",
Kumar Galaf5fa8f32010-12-17 10:21:22 -0600228 pci_info.regs);
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500229
Zhao Chenhuib813cbe2011-08-24 13:20:04 +0800230 pci1_hose.config_table = pci_mpc85xxcds_config_table;
Kumar Galaf5fa8f32010-12-17 10:21:22 -0600231 first_free_busno = fsl_pci_init_port(&pci_info,
Kumar Gala7b626882009-11-04 11:15:29 -0600232 &pci1_hose, first_free_busno);
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500233
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500234#ifdef CONFIG_PCIX_CHECK
Kumar Gala7b626882009-11-04 11:15:29 -0600235 if (!(pordevsr & MPC85xx_PORDEVSR_PCI1)) {
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500236 /* PCI-X init */
237 if (CONFIG_SYS_CLK_FREQ < 66000000)
238 printf("PCI-X will only work at 66 MHz\n");
239
240 reg16 = PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ
241 | PCI_X_CMD_ERO | PCI_X_CMD_DPERR_E;
242 pci_hose_write_config_word(hose, bus, PCIX_COMMAND, reg16);
243 }
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500244#endif
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500245 } else {
chenhui zhaoa6d0bfa2011-09-06 16:41:14 +0000246 printf("PCI1: disabled\n");
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500247 }
Kumar Gala7b626882009-11-04 11:15:29 -0600248
249 puts("\n");
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500250#else
Kumar Gala7b626882009-11-04 11:15:29 -0600251 setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCI1); /* disable */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500252#endif
253
254#ifdef CONFIG_PCI2
255{
Kumar Gala7b626882009-11-04 11:15:29 -0600256 uint pci2_clk_sel = porpllsr & 0x4000; /* PORPLLSR[17] */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500257 uint pci_dual = get_pci_dual (); /* PCI DUAL in CM_PCI[3] */
258 if (pci_dual) {
Peter Tyser8ca78f22010-10-29 17:59:24 -0500259 printf("PCI2: 32 bit, 66 MHz, %s\n",
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500260 pci2_clk_sel ? "sync" : "async");
261 } else {
Peter Tyser8ca78f22010-10-29 17:59:24 -0500262 printf("PCI2: disabled\n");
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500263 }
264}
265#else
Kumar Gala7b626882009-11-04 11:15:29 -0600266 setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCI2); /* disable */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500267#endif /* CONFIG_PCI2 */
268
Kumar Galaf5fa8f32010-12-17 10:21:22 -0600269 fsl_pcie_init_board(first_free_busno);
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500270}
Andy Fleming09f3e092006-09-13 10:34:18 -0500271
chenhui zhaod3701222011-09-06 16:41:18 +0000272void configure_rgmii(void)
Andy Fleming09f3e092006-09-13 10:34:18 -0500273{
Jon Loeligerf5012822006-10-20 15:54:34 -0500274 unsigned short temp;
Andy Fleming09f3e092006-09-13 10:34:18 -0500275
276 /* Change the resistors for the PHY */
277 /* This is needed to get the RGMII working for the 1.3+
278 * CDS cards */
279 if (get_board_version() == 0x13) {
chenhui zhaod3701222011-09-06 16:41:18 +0000280 miiphy_write(DEFAULT_MII_NAME,
Andy Fleming09f3e092006-09-13 10:34:18 -0500281 TSEC1_PHY_ADDR, 29, 18);
282
chenhui zhaod3701222011-09-06 16:41:18 +0000283 miiphy_read(DEFAULT_MII_NAME,
Andy Fleming09f3e092006-09-13 10:34:18 -0500284 TSEC1_PHY_ADDR, 30, &temp);
285
286 temp = (temp & 0xf03f);
287 temp |= 2 << 9; /* 36 ohm */
288 temp |= 2 << 6; /* 39 ohm */
289
chenhui zhaod3701222011-09-06 16:41:18 +0000290 miiphy_write(DEFAULT_MII_NAME,
Andy Fleming09f3e092006-09-13 10:34:18 -0500291 TSEC1_PHY_ADDR, 30, temp);
292
chenhui zhaod3701222011-09-06 16:41:18 +0000293 miiphy_write(DEFAULT_MII_NAME,
Andy Fleming09f3e092006-09-13 10:34:18 -0500294 TSEC1_PHY_ADDR, 29, 3);
295
chenhui zhaod3701222011-09-06 16:41:18 +0000296 miiphy_write(DEFAULT_MII_NAME,
Andy Fleming09f3e092006-09-13 10:34:18 -0500297 TSEC1_PHY_ADDR, 30, 0x8000);
298 }
299
chenhui zhaod3701222011-09-06 16:41:18 +0000300 return;
Andy Fleming09f3e092006-09-13 10:34:18 -0500301}
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500302
chenhui zhaod3701222011-09-06 16:41:18 +0000303int board_eth_init(bd_t *bis)
304{
Bin Meng1adc0952016-01-11 22:41:15 -0800305#ifdef CONFIG_TSEC_ENET
chenhui zhaod3701222011-09-06 16:41:18 +0000306 struct fsl_pq_mdio_info mdio_info;
307 struct tsec_info_struct tsec_info[4];
308 int num = 0;
309
310#ifdef CONFIG_TSEC1
311 SET_STD_TSEC_INFO(tsec_info[num], 1);
312 num++;
313#endif
314#ifdef CONFIG_TSEC2
315 SET_STD_TSEC_INFO(tsec_info[num], 2);
316 num++;
317#endif
318#ifdef CONFIG_TSEC3
319 /* initialize TSEC3 only if Carrier is 1.3 or above on CDS */
320 if (get_board_version() >= 0x13) {
321 SET_STD_TSEC_INFO(tsec_info[num], 3);
322 tsec_info[num].interface = PHY_INTERFACE_MODE_RGMII_ID;
323 num++;
324 }
325#endif
326#ifdef CONFIG_TSEC4
327 /* initialize TSEC4 only if Carrier is 1.3 or above on CDS */
328 if (get_board_version() >= 0x13) {
329 SET_STD_TSEC_INFO(tsec_info[num], 4);
330 tsec_info[num].interface = PHY_INTERFACE_MODE_RGMII_ID;
331 num++;
332 }
333#endif
334
335 if (!num) {
336 printf("No TSECs initialized\n");
337
338 return 0;
339 }
340
341 mdio_info.regs = (struct tsec_mii_mng *)CONFIG_SYS_MDIO_BASE_ADDR;
342 mdio_info.name = DEFAULT_MII_NAME;
343 fsl_pq_mdio_init(bis, &mdio_info);
344
345 tsec_eth_init(bis, tsec_info, num);
346 configure_rgmii();
Bin Meng1adc0952016-01-11 22:41:15 -0800347#endif
chenhui zhaod3701222011-09-06 16:41:18 +0000348
349 return pci_eth_init(bis);
350}
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500351
Kumar Galab90d2542007-11-29 00:11:44 -0600352#if defined(CONFIG_OF_BOARD_SETUP)
Kumar Gala2dba0de2008-10-21 08:28:33 -0500353void ft_pci_setup(void *blob, bd_t *bd)
354{
Kumar Gala6525d512010-07-08 22:37:44 -0500355 FT_FSL_PCI_SETUP;
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500356}
357#endif