blob: 6324027c8ab4669fa873ab10ede79c2465c37303 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Mingkai Hu4f1d1b72011-07-07 12:29:15 +08002/*
ramneek mehresh3d7506f2012-04-18 19:39:53 +00003 * Copyright 2011,2012 Freescale Semiconductor, Inc.
Mingkai Hu4f1d1b72011-07-07 12:29:15 +08004 */
5
6#include <common.h>
7#include <command.h>
8#include <netdev.h>
9#include <linux/compiler.h>
10#include <asm/mmu.h>
11#include <asm/processor.h>
12#include <asm/cache.h>
13#include <asm/immap_85xx.h>
14#include <asm/fsl_law.h>
15#include <asm/fsl_serdes.h>
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080016#include <asm/fsl_liodn.h>
Mingkai Hu0787ecc2011-07-19 16:20:13 +080017#include <fm_eth.h>
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080018
19extern void pci_of_setup(void *blob, bd_t *bd);
20
21#include "cpld.h"
22
23DECLARE_GLOBAL_DATA_PTR;
24
25int checkboard(void)
26{
27 u8 sw;
Simon Glass67ac13b2012-12-13 20:48:48 +000028 struct cpu_type *cpu = gd->arch.cpu;
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080029 unsigned int i;
30
31 printf("Board: %sRDB, ", cpu->name);
32 printf("CPLD version: %d.%d ", CPLD_READ(cpld_ver),
33 CPLD_READ(cpld_ver_sub));
34
35 sw = CPLD_READ(fbank_sel);
36 printf("vBank: %d\n", sw & 0x1);
37
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080038 /*
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080039 * Display the actual SERDES reference clocks as configured by the
40 * dip switches on the board. Note that the SWx registers could
41 * technically be set to force the reference clocks to match the
42 * values that the SERDES expects (or vice versa). For now, however,
43 * we just display both values and hope the user notices when they
44 * don't match.
45 */
46 puts("SERDES Reference Clocks: ");
47 sw = in_8(&CPLD_SW(2)) >> 2;
48 for (i = 0; i < 2; i++) {
Shaohui Xie44978612011-12-02 09:38:12 +080049 static const char * const freq[][3] = {{"0", "100", "125"},
50 {"100", "156.25", "125"}
51 };
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080052 unsigned int clock = (sw >> (2 * i)) & 3;
53
Shaohui Xie44978612011-12-02 09:38:12 +080054 printf("Bank%u=%sMhz ", i+1, freq[i][clock]);
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080055 }
56 puts("\n");
57
58 return 0;
59}
60
61int board_early_init_f(void)
62{
63 ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
64
65 /* board only uses the DDR_MCK0/1, so disable the DDR_MCK2/3 */
66 setbits_be32(&gur->ddrclkdr, 0x000f000f);
67
68 return 0;
69}
70
Shaohui Xie220d5062012-12-03 21:36:32 +000071#define CPLD_LANE_A_SEL 0x1
72#define CPLD_LANE_G_SEL 0x2
73#define CPLD_LANE_C_SEL 0x4
74#define CPLD_LANE_D_SEL 0x8
75
76void board_config_lanes_mux(void)
77{
78 ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR;
79 int srds_prtcl = (in_be32(&gur->rcwsr[4]) &
80 FSL_CORENET_RCWSR4_SRDS_PRTCL) >> 26;
81
82 u8 mux = 0;
83 switch (srds_prtcl) {
84 case 0x2:
85 case 0x5:
86 case 0x9:
87 case 0xa:
88 case 0xf:
89 break;
90 case 0x8:
91 mux |= CPLD_LANE_C_SEL | CPLD_LANE_D_SEL;
92 break;
93 case 0x14:
94 mux |= CPLD_LANE_A_SEL;
95 break;
96 case 0x17:
97 mux |= CPLD_LANE_G_SEL;
98 break;
99 case 0x16:
100 case 0x19:
101 case 0x1a:
102 mux |= CPLD_LANE_G_SEL | CPLD_LANE_C_SEL | CPLD_LANE_D_SEL;
103 break;
104 case 0x1c:
105 mux |= CPLD_LANE_G_SEL | CPLD_LANE_A_SEL;
106 break;
107 default:
108 printf("Fman:Unsupported SerDes Protocol 0x%02x\n", srds_prtcl);
109 break;
110 }
111 CPLD_WRITE(serdes_mux, mux);
112}
113
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800114int board_early_init_r(void)
115{
116 const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
York Sun9d045682014-06-24 21:16:20 -0700117 int flash_esel = find_tlb_idx((void *)flashbase, 1);
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800118
119 /*
120 * Remap Boot flash + PROMJET region to caching-inhibited
121 * so that flash can be erased properly.
122 */
123
124 /* Flush d-cache and invalidate i-cache of any FLASH data */
125 flush_dcache();
126 invalidate_icache();
127
York Sun9d045682014-06-24 21:16:20 -0700128 if (flash_esel == -1) {
129 /* very unlikely unless something is messed up */
130 puts("Error: Could not find TLB for FLASH BASE\n");
131 flash_esel = 2; /* give our best effort to continue */
132 } else {
133 /* invalidate existing TLB entry for flash + promjet */
134 disable_tlb(flash_esel);
135 }
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800136
137 set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS,
138 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
139 0, flash_esel, BOOKE_PAGESZ_256M, 1);
140
Shaohui Xie220d5062012-12-03 21:36:32 +0000141 board_config_lanes_mux();
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800142
143 return 0;
144}
145
Shaohui Xie44d50f02011-09-13 17:55:11 +0800146unsigned long get_board_sys_clk(unsigned long dummy)
147{
148 u8 sysclk_conf = CPLD_READ(sysclk_sw1);
149
150 switch (sysclk_conf & 0x7) {
151 case CPLD_SYSCLK_83:
152 return 83333333;
153 case CPLD_SYSCLK_100:
154 return 100000000;
155 default:
156 return 66666666;
157 }
158}
159
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800160#define NUM_SRDS_BANKS 2
161
162int misc_init_r(void)
163{
164 serdes_corenet_t *regs = (void *)CONFIG_SYS_FSL_CORENET_SERDES_ADDR;
165 u32 actual[NUM_SRDS_BANKS];
166 unsigned int i;
167 u8 sw;
Shaohui Xie44978612011-12-02 09:38:12 +0800168 static const int freq[][3] = {
169 {0, SRDS_PLLCR0_RFCK_SEL_100, SRDS_PLLCR0_RFCK_SEL_125},
170 {SRDS_PLLCR0_RFCK_SEL_100, SRDS_PLLCR0_RFCK_SEL_156_25,
171 SRDS_PLLCR0_RFCK_SEL_125}
172 };
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800173
174 sw = in_8(&CPLD_SW(2)) >> 2;
175 for (i = 0; i < NUM_SRDS_BANKS; i++) {
176 unsigned int clock = (sw >> (2 * i)) & 3;
Shaohui Xie44978612011-12-02 09:38:12 +0800177 if (clock == 0x3) {
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800178 printf("Warning: SDREFCLK%u switch setting of '11' is "
179 "unsupported\n", i + 1);
180 break;
181 }
Shaohui Xie44978612011-12-02 09:38:12 +0800182 if (i == 0 && clock == 0)
183 puts("Warning: SDREFCLK1 switch setting of"
184 "'00' is unsupported\n");
185 else
186 actual[i] = freq[i][clock];
Shaohui Xief9539a92013-03-25 07:40:18 +0000187
188 /*
189 * PC board uses a different CPLD with PB board, this CPLD
190 * has cpld_ver_sub = 1, and pcba_ver = 5. But CPLD on PB
191 * board has cpld_ver_sub = 0, and pcba_ver = 4.
192 */
193 if ((i == 1) && (CPLD_READ(cpld_ver_sub) == 1) &&
194 (CPLD_READ(pcba_ver) == 5)) {
195 /* PC board bank2 frequency */
196 actual[i] = freq[i-1][clock];
197 }
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800198 }
199
200 for (i = 0; i < NUM_SRDS_BANKS; i++) {
201 u32 expected = in_be32(&regs->bank[i].pllcr0);
202 expected &= SRDS_PLLCR0_RFCK_SEL_MASK;
203 if (expected != actual[i]) {
204 printf("Warning: SERDES bank %u expects reference clock"
205 " %sMHz, but actual is %sMHz\n", i + 1,
206 serdes_clock_to_string(expected),
207 serdes_clock_to_string(actual[i]));
208 }
209 }
210
211 return 0;
212}
213
Simon Glasse895a4b2014-10-23 18:58:47 -0600214int ft_board_setup(void *blob, bd_t *bd)
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800215{
216 phys_addr_t base;
217 phys_size_t size;
218
219 ft_cpu_setup(blob, bd);
220
Simon Glass723806c2017-08-03 12:22:15 -0600221 base = env_get_bootm_low();
222 size = env_get_bootm_size();
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800223
224 fdt_fixup_memory(blob, (u64)base, (u64)size);
225
ramneek mehresh3d7506f2012-04-18 19:39:53 +0000226#if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
Sriram Dasha5c289b2016-09-16 17:12:15 +0530227 fsl_fdt_fixup_dr_usb(blob, bd);
ramneek mehresh3d7506f2012-04-18 19:39:53 +0000228#endif
229
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800230#ifdef CONFIG_PCI
231 pci_of_setup(blob, bd);
232#endif
233
234 fdt_fixup_liodn(blob);
Mingkai Hu0787ecc2011-07-19 16:20:13 +0800235#ifdef CONFIG_SYS_DPAA_FMAN
236 fdt_fixup_fman_ethernet(blob);
237#endif
Simon Glasse895a4b2014-10-23 18:58:47 -0600238
239 return 0;
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800240}