blob: d9e4b8da96871bdb81ba19b3499ee1b998e30ec8 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
wdenkc6097192002-11-03 00:24:07 +00002/*
3 * (C) Copyright 2002
4 * Rich Ireland, Enterasys Networks, rireland@enterasys.com.
wdenkc6097192002-11-03 00:24:07 +00005 */
6
7#include <fpga.h>
8
9#ifndef _XILINX_H_
10#define _XILINX_H_
11
wdenkc6097192002-11-03 00:24:07 +000012/* Xilinx types
13 *********************************************************************/
Michal Simek2df9d5c2014-03-13 12:58:20 +010014typedef enum { /* typedef xilinx_iface */
Wolfgang Denk53677ef2008-05-20 16:00:29 +020015 min_xilinx_iface_type, /* low range check value */
16 slave_serial, /* serial data and external clock */
17 master_serial, /* serial data w/ internal clock (not used) */
18 slave_parallel, /* parallel data w/ external latch */
19 jtag_mode, /* jtag/tap serial (not used ) */
20 master_selectmap, /* master SelectMap (virtex2) */
21 slave_selectmap, /* slave SelectMap (virtex2) */
Michal Simekd5dae852013-04-22 15:43:02 +020022 devcfg, /* devcfg interface (zynq) */
Siva Durga Prasad Paladugu6b245012016-01-13 16:25:37 +053023 csu_dma, /* csu_dma interface (zynqmp) */
Siva Durga Prasad Paladugu26e054c2019-08-05 15:54:59 +053024 cfi, /* CFI interface(versal) */
Wolfgang Denk53677ef2008-05-20 16:00:29 +020025 max_xilinx_iface_type /* insert all new types before this */
Michal Simek2df9d5c2014-03-13 12:58:20 +010026} xilinx_iface; /* end, typedef xilinx_iface */
wdenkc6097192002-11-03 00:24:07 +000027
Michal Simek2df9d5c2014-03-13 12:58:20 +010028typedef enum { /* typedef xilinx_family */
Wolfgang Denk53677ef2008-05-20 16:00:29 +020029 min_xilinx_type, /* low range check value */
Michal Simekb625b9a2014-03-13 11:23:43 +010030 xilinx_spartan2, /* Spartan-II Family */
Michal Simek2df9d5c2014-03-13 12:58:20 +010031 xilinx_virtexE, /* Virtex-E Family */
Michal Simekd9071ce2014-03-13 11:33:36 +010032 xilinx_virtex2, /* Virtex2 Family */
Michal Simek2a6e3862014-03-13 11:28:42 +010033 xilinx_spartan3, /* Spartan-III Family */
Michal Simekd5dae852013-04-22 15:43:02 +020034 xilinx_zynq, /* Zynq Family */
Siva Durga Prasad Paladugu6b245012016-01-13 16:25:37 +053035 xilinx_zynqmp, /* ZynqMP Family */
Siva Durga Prasad Paladugu26e054c2019-08-05 15:54:59 +053036 xilinx_versal, /* Versal Family */
Wolfgang Denk53677ef2008-05-20 16:00:29 +020037 max_xilinx_type /* insert all new types before this */
Michal Simek2df9d5c2014-03-13 12:58:20 +010038} xilinx_family; /* end, typedef xilinx_family */
wdenkc6097192002-11-03 00:24:07 +000039
Oleksandr Suvorovd7fcbfc2022-07-22 17:16:04 +030040/* FPGA bitstream supported types */
41#define FPGA_LEGACY BIT(0)
42
Michal Simekf8c1be92014-03-13 12:49:21 +010043typedef struct { /* typedef xilinx_desc */
Michal Simek2df9d5c2014-03-13 12:58:20 +010044 xilinx_family family; /* part type */
45 xilinx_iface iface; /* interface type */
Wolfgang Denk53677ef2008-05-20 16:00:29 +020046 size_t size; /* bytes of data part can accept */
47 void *iface_fns; /* interface function table */
48 int cookie; /* implementation specific cookie */
Michal Simek14cfc4f2014-03-13 13:07:57 +010049 struct xilinx_fpga_op *operations; /* operations */
Michal Simek6631db42013-04-26 15:04:48 +020050 char *name; /* device name in bitstream */
Oleksandr Suvorovd7fcbfc2022-07-22 17:16:04 +030051 int flags; /* compatible flags */
Michal Simekf8c1be92014-03-13 12:49:21 +010052} xilinx_desc; /* end, typedef xilinx_desc */
wdenkc6097192002-11-03 00:24:07 +000053
Michal Simek14cfc4f2014-03-13 13:07:57 +010054struct xilinx_fpga_op {
Oleksandr Suvorovf18adf12022-07-22 17:16:03 +030055 int (*load)(xilinx_desc *desc, const void *buf, size_t bsize,
56 bitstream_type bstype);
57 int (*loadfs)(xilinx_desc *desc, const void *buf, size_t bsize,
58 fpga_fs_info *fpga_fsinfo);
Siva Durga Prasad Paladugua18d09e2018-05-31 15:10:23 +053059 int (*loads)(xilinx_desc *desc, const void *buf, size_t bsize,
60 struct fpga_secure_info *fpga_sec_info);
Oleksandr Suvorovf18adf12022-07-22 17:16:03 +030061 int (*dump)(xilinx_desc *desc, const void *buf, size_t bsize);
62 int (*info)(xilinx_desc *desc);
Michal Simek14cfc4f2014-03-13 13:07:57 +010063};
64
wdenkc6097192002-11-03 00:24:07 +000065/* Generic Xilinx Functions
66 *********************************************************************/
Michal Simek7a78bd22014-05-02 14:09:30 +020067int xilinx_load(xilinx_desc *desc, const void *image, size_t size,
68 bitstream_type bstype);
Michal Simekf8c1be92014-03-13 12:49:21 +010069int xilinx_dump(xilinx_desc *desc, const void *buf, size_t bsize);
70int xilinx_info(xilinx_desc *desc);
Siva Durga Prasad Paladugu1a897662014-03-14 16:35:37 +053071int xilinx_loadfs(xilinx_desc *desc, const void *buf, size_t bsize,
72 fpga_fs_info *fpga_fsinfo);
Siva Durga Prasad Paladugua18d09e2018-05-31 15:10:23 +053073int xilinx_loads(xilinx_desc *desc, const void *buf, size_t bsize,
74 struct fpga_secure_info *fpga_sec_info);
wdenkc6097192002-11-03 00:24:07 +000075
76/* Board specific implementation specific function types
77 *********************************************************************/
Michal Simek2df9d5c2014-03-13 12:58:20 +010078typedef int (*xilinx_pgm_fn)(int assert_pgm, int flush, int cookie);
79typedef int (*xilinx_init_fn)(int cookie);
80typedef int (*xilinx_err_fn)(int cookie);
81typedef int (*xilinx_done_fn)(int cookie);
82typedef int (*xilinx_clk_fn)(int assert_clk, int flush, int cookie);
83typedef int (*xilinx_cs_fn)(int assert_cs, int flush, int cookie);
84typedef int (*xilinx_wr_fn)(int assert_write, int flush, int cookie);
85typedef int (*xilinx_rdata_fn)(unsigned char *data, int cookie);
86typedef int (*xilinx_wdata_fn)(unsigned char data, int flush, int cookie);
87typedef int (*xilinx_busy_fn)(int cookie);
88typedef int (*xilinx_abort_fn)(int cookie);
89typedef int (*xilinx_pre_fn)(int cookie);
90typedef int (*xilinx_post_fn)(int cookie);
91typedef int (*xilinx_bwr_fn)(void *buf, size_t len, int flush, int cookie);
wdenkc6097192002-11-03 00:24:07 +000092
93#endif /* _XILINX_H_ */