blob: 62e38e1cf14464a6270f35e71b77b241c1064991 [file] [log] [blame]
wdenk7aa78612003-05-03 15:50:43 +00001/*
2 * (C) Copyright 2001
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_MPC8260 1 /* This is an MPC8260 CPU */
37#define CONFIG_ATC 1 /* ...on a ATC board */
Jon Loeliger9c4c5ae2005-07-23 10:37:35 -050038#define CONFIG_CPM2 1 /* Has a CPM2 */
wdenk7aa78612003-05-03 15:50:43 +000039
Wolfgang Denk2ae18242010-10-06 09:05:45 +020040#define CONFIG_SYS_TEXT_BASE 0xFF000000
41
wdenk7aa78612003-05-03 15:50:43 +000042/*
43 * select serial console configuration
44 *
45 * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
46 * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
47 * for SCC).
48 *
49 * if CONFIG_CONS_NONE is defined, then the serial console routines must
50 * defined elsewhere (for example, on the cogent platform, there are serial
51 * ports on the motherboard which are used for the serial console - see
52 * cogent/cma101/serial.[ch]).
53 */
54#define CONFIG_CONS_ON_SMC /* define if console on SMC */
55#undef CONFIG_CONS_ON_SCC /* define if console on SCC */
56#undef CONFIG_CONS_NONE /* define if console on something else*/
57#define CONFIG_CONS_INDEX 2 /* which serial channel for console */
58
59#define CONFIG_BAUDRATE 115200
60
61/*
62 * select ethernet configuration
63 *
64 * if either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected, then
65 * CONFIG_ETHER_INDEX must be set to the channel number (1-4 for SCC, 1-3
66 * for FCC)
67 *
68 * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be
Jon Loeliger639221c2007-07-09 17:15:49 -050069 * defined elsewhere (as for the console), or CONFIG_CMD_NET must be unset.
wdenk7aa78612003-05-03 15:50:43 +000070 */
71#undef CONFIG_ETHER_ON_SCC /* define if ether on SCC */
72#undef CONFIG_ETHER_NONE /* define if ether on something else */
73#define CONFIG_ETHER_ON_FCC
74
75#define CONFIG_NET_MULTI
76#define CONFIG_ETHER_ON_FCC2
77
78/*
79 * - Rx-CLK is CLK13
80 * - Tx-CLK is CLK14
81 * - RAM for BD/Buffers is on the 60x Bus (see 28-13)
82 * - Enable Full Duplex in FSMR
83 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020084# define CONFIG_SYS_CMXFCR_MASK2 (CMXFCR_FC2|CMXFCR_RF2CS_MSK|CMXFCR_TF2CS_MSK)
85# define CONFIG_SYS_CMXFCR_VALUE2 (CMXFCR_RF2CS_CLK13|CMXFCR_TF2CS_CLK14)
86# define CONFIG_SYS_CPMFCR_RAMTYPE 0
87# define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE|FCC_PSMR_LPB)
wdenk7aa78612003-05-03 15:50:43 +000088
89#define CONFIG_ETHER_ON_FCC3
90
91/*
92 * - Rx-CLK is CLK15
93 * - Tx-CLK is CLK16
94 * - RAM for BD/Buffers is on the local Bus (see 28-13)
95 * - Enable Half Duplex in FSMR
96 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020097# define CONFIG_SYS_CMXFCR_MASK3 (CMXFCR_FC3|CMXFCR_RF3CS_MSK|CMXFCR_TF3CS_MSK)
98# define CONFIG_SYS_CMXFCR_VALUE3 (CMXFCR_RF3CS_CLK15|CMXFCR_TF3CS_CLK16)
wdenk7aa78612003-05-03 15:50:43 +000099
100/* system clock rate (CLKIN) - equal to the 60x and local bus speed */
101#define CONFIG_8260_CLKIN 64000000 /* in Hz */
102
103#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
104
105#undef CONFIG_CLOCKS_IN_MHZ /* clocks passsed to Linux in Hz */
106
107#define CONFIG_PREBOOT \
108 "echo;" \
Wolfgang Denk32bf3d12008-03-03 12:16:44 +0100109 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;"\
wdenk7aa78612003-05-03 15:50:43 +0000110 "echo"
111
112#undef CONFIG_BOOTARGS
113#define CONFIG_BOOTCOMMAND \
114 "bootp;" \
115 "setenv bootargs root=/dev/nfs rw " \
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200116 "nfsroot=${serverip}:${rootpath} " \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100117 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off;"\
wdenk7aa78612003-05-03 15:50:43 +0000118 "bootm"
119
120/*-----------------------------------------------------------------------
121 * Miscellaneous configuration options
122 */
123
124#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200125#undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
wdenk7aa78612003-05-03 15:50:43 +0000126
Jon Loeliger2fd90ce2007-07-09 21:48:26 -0500127
128/*
129 * BOOTP options
130 */
131#define CONFIG_BOOTP_SUBNETMASK
132#define CONFIG_BOOTP_GATEWAY
133#define CONFIG_BOOTP_HOSTNAME
134#define CONFIG_BOOTP_BOOTPATH
135#define CONFIG_BOOTP_BOOTFILESIZE
wdenk7aa78612003-05-03 15:50:43 +0000136
Jon Loeliger0b361c92007-07-04 22:31:42 -0500137
138/*
139 * Command line configuration.
140 */
141#include <config_cmd_default.h>
142
143#define CONFIG_CMD_EEPROM
144#define CONFIG_CMD_PCI
145#define CONFIG_CMD_PCMCIA
146#define CONFIG_CMD_DATE
147#define CONFIG_CMD_IDE
wdenk15ef8a52003-06-18 20:22:24 +0000148
149
wdenk66fd3d12003-05-18 11:30:09 +0000150#define CONFIG_DOS_PARTITION
wdenk7aa78612003-05-03 15:50:43 +0000151
wdenk7aa78612003-05-03 15:50:43 +0000152/*
153 * Miscellaneous configurable options
154 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200155#define CONFIG_SYS_LONGHELP /* undef to save memory */
156#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeliger0b361c92007-07-04 22:31:42 -0500157#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200158#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk7aa78612003-05-03 15:50:43 +0000159#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200160#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk7aa78612003-05-03 15:50:43 +0000161#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200162#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
163#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
164#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk7aa78612003-05-03 15:50:43 +0000165
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200166#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
167#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
wdenk7aa78612003-05-03 15:50:43 +0000168
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200169#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
wdenk7aa78612003-05-03 15:50:43 +0000170
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200171#define CONFIG_SYS_PIO_MODE 0 /* IDE interface in PIO Mode 0 */
wdenk66fd3d12003-05-18 11:30:09 +0000172
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200173#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenk7aa78612003-05-03 15:50:43 +0000174
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200175#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
wdenk7aa78612003-05-03 15:50:43 +0000176
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200177#define CONFIG_SYS_RESET_ADDRESS 0xFFF00100 /* "bad" address */
wdenk7aa78612003-05-03 15:50:43 +0000178
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200179#define CONFIG_SYS_ALLOC_DPRAM
wdenk7aa78612003-05-03 15:50:43 +0000180
181#undef CONFIG_WATCHDOG /* watchdog disabled */
182
183#define CONFIG_SPI
184
wdenk15ef8a52003-06-18 20:22:24 +0000185#define CONFIG_RTC_DS12887
186
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200187#define RTC_BASE_ADDR 0xF5000000
188#define RTC_PORT_ADDR RTC_BASE_ADDR + 0x800
189#define RTC_PORT_DATA RTC_BASE_ADDR + 0x808
wdenk15ef8a52003-06-18 20:22:24 +0000190
191#define CONFIG_MISC_INIT_R
192
wdenk7aa78612003-05-03 15:50:43 +0000193/*
194 * For booting Linux, the board info and command line data
195 * have to be in the first 8 MB of memory, since this is
196 * the maximum mapped by the Linux kernel during initialization.
197 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200198#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenk7aa78612003-05-03 15:50:43 +0000199
200/*-----------------------------------------------------------------------
201 * Flash configuration
202 */
203
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200204#define CONFIG_SYS_FLASH_BASE 0xFF000000
205#define CONFIG_SYS_FLASH_SIZE 0x00800000
wdenk7aa78612003-05-03 15:50:43 +0000206
207/*-----------------------------------------------------------------------
208 * FLASH organization
209 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200210#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
211#define CONFIG_SYS_MAX_FLASH_SECT 128 /* max num of sects on one chip */
wdenk7aa78612003-05-03 15:50:43 +0000212
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200213#define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
214#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
wdenk7aa78612003-05-03 15:50:43 +0000215
216#define CONFIG_FLASH_16BIT
217
218/*-----------------------------------------------------------------------
219 * Hard Reset Configuration Words
220 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200221 * if you change bits in the HRCW, you must also change the CONFIG_SYS_*
wdenk7aa78612003-05-03 15:50:43 +0000222 * defines for the various registers affected by the HRCW e.g. changing
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200223 * HRCW_DPPCxx requires you to also change CONFIG_SYS_SIUMCR.
wdenk7aa78612003-05-03 15:50:43 +0000224 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200225#define CONFIG_SYS_HRCW_MASTER (HRCW_CIP | HRCW_ISB100 | HRCW_BMS | \
wdenk9a0e21a2003-06-22 10:30:54 +0000226 HRCW_BPS10 |\
wdenk7aa78612003-05-03 15:50:43 +0000227 HRCW_APPC10)
228
229/* no slaves so just fill with zeros */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200230#define CONFIG_SYS_HRCW_SLAVE1 0
231#define CONFIG_SYS_HRCW_SLAVE2 0
232#define CONFIG_SYS_HRCW_SLAVE3 0
233#define CONFIG_SYS_HRCW_SLAVE4 0
234#define CONFIG_SYS_HRCW_SLAVE5 0
235#define CONFIG_SYS_HRCW_SLAVE6 0
236#define CONFIG_SYS_HRCW_SLAVE7 0
wdenk7aa78612003-05-03 15:50:43 +0000237
238/*-----------------------------------------------------------------------
239 * Internal Memory Mapped Register
240 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200241#define CONFIG_SYS_IMMR 0xF0000000
wdenk7aa78612003-05-03 15:50:43 +0000242
243/*-----------------------------------------------------------------------
244 * Definitions for initial stack pointer and data area (in DPRAM)
245 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200246#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
247#define CONFIG_SYS_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
248#define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data*/
249#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
250#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk7aa78612003-05-03 15:50:43 +0000251
252/*-----------------------------------------------------------------------
253 * Start addresses for the final memory configuration
254 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200255 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenk7aa78612003-05-03 15:50:43 +0000256 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200257 * 60x SDRAM is mapped at CONFIG_SYS_SDRAM_BASE.
wdenk7aa78612003-05-03 15:50:43 +0000258 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200259#define CONFIG_SYS_SDRAM_BASE 0x00000000
260#define CONFIG_SYS_SDRAM_MAX_SIZE 0x08000000 /* max. 128 MB */
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200261#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200262#define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
263#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc()*/
wdenk7aa78612003-05-03 15:50:43 +0000264
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200265#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
266# define CONFIG_SYS_RAMBOOT
wdenk7aa78612003-05-03 15:50:43 +0000267#endif
268
wdenk66fd3d12003-05-18 11:30:09 +0000269#define CONFIG_PCI
270#define CONFIG_PCI_PNP
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200271#define CONFIG_SYS_PCI_MSTR_IO_BUS 0x00000000 /* PCI base */
wdenk66fd3d12003-05-18 11:30:09 +0000272
wdenk7aa78612003-05-03 15:50:43 +0000273#if 1
274/* environment is in Flash */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200275#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200276# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE+0x30000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200277# define CONFIG_ENV_SIZE 0x10000
278# define CONFIG_ENV_SECT_SIZE 0x10000
wdenk7aa78612003-05-03 15:50:43 +0000279#else
Jean-Christophe PLAGNIOL-VILLARDbb1f8b42008-09-05 09:19:30 +0200280#define CONFIG_ENV_IS_IN_EEPROM 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200281#define CONFIG_ENV_OFFSET 0
282#define CONFIG_ENV_SIZE 2048
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200283#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* 16-byte page size */
wdenk7aa78612003-05-03 15:50:43 +0000284#endif
wdenk7aa78612003-05-03 15:50:43 +0000285
286/*-----------------------------------------------------------------------
287 * Cache Configuration
288 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200289#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8260 CPU */
Jon Loeliger0b361c92007-07-04 22:31:42 -0500290#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200291# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
wdenk7aa78612003-05-03 15:50:43 +0000292#endif
293
294/*-----------------------------------------------------------------------
295 * HIDx - Hardware Implementation-dependent Registers 2-11
296 *-----------------------------------------------------------------------
297 * HID0 also contains cache control - initially enable both caches and
298 * invalidate contents, then the final state leaves only the instruction
299 * cache enabled. Note that Power-On and Hard reset invalidate the caches,
300 * but Soft reset does not.
301 *
302 * HID1 has only read-only information - nothing to set.
303 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200304#define CONFIG_SYS_HID0_INIT (HID0_ICE|HID0_DCE|HID0_ICFI|\
wdenk8bde7f72003-06-27 21:31:46 +0000305 HID0_DCI|HID0_IFEM|HID0_ABE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200306#define CONFIG_SYS_HID0_FINAL (HID0_IFEM|HID0_ABE)
307#define CONFIG_SYS_HID2 0
wdenk7aa78612003-05-03 15:50:43 +0000308
309/*-----------------------------------------------------------------------
310 * RMR - Reset Mode Register 5-5
311 *-----------------------------------------------------------------------
312 * turn on Checkstop Reset Enable
313 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200314#define CONFIG_SYS_RMR RMR_CSRE
wdenk7aa78612003-05-03 15:50:43 +0000315
316/*-----------------------------------------------------------------------
317 * BCR - Bus Configuration 4-25
318 *-----------------------------------------------------------------------
319 */
320#define BCR_APD01 0x10000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200321#define CONFIG_SYS_BCR (BCR_APD01|BCR_ETM|BCR_LETM) /* 8260 mode */
wdenk7aa78612003-05-03 15:50:43 +0000322
323/*-----------------------------------------------------------------------
324 * SIUMCR - SIU Module Configuration 4-31
325 *-----------------------------------------------------------------------
326 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200327#define CONFIG_SYS_SIUMCR (SIUMCR_BBD|SIUMCR_APPC10|\
wdenk7aa78612003-05-03 15:50:43 +0000328 SIUMCR_CS10PC00|SIUMCR_BCTLC10)
329
330/*-----------------------------------------------------------------------
331 * SYPCR - System Protection Control 4-35
332 * SYPCR can only be written once after reset!
333 *-----------------------------------------------------------------------
334 * Watchdog & Bus Monitor Timer max, 60x Bus Monitor enable
335 */
336#if defined(CONFIG_WATCHDOG)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200337#define CONFIG_SYS_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
wdenk8bde7f72003-06-27 21:31:46 +0000338 SYPCR_SWRI|SYPCR_SWP|SYPCR_SWE)
wdenk7aa78612003-05-03 15:50:43 +0000339#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200340#define CONFIG_SYS_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
wdenk8bde7f72003-06-27 21:31:46 +0000341 SYPCR_SWRI|SYPCR_SWP)
wdenk7aa78612003-05-03 15:50:43 +0000342#endif /* CONFIG_WATCHDOG */
343
344/*-----------------------------------------------------------------------
345 * TMCNTSC - Time Counter Status and Control 4-40
346 *-----------------------------------------------------------------------
347 * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk,
348 * and enable Time Counter
349 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200350#define CONFIG_SYS_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
wdenk7aa78612003-05-03 15:50:43 +0000351
352/*-----------------------------------------------------------------------
353 * PISCR - Periodic Interrupt Status and Control 4-42
354 *-----------------------------------------------------------------------
355 * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable
356 * Periodic timer
357 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200358#define CONFIG_SYS_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
wdenk7aa78612003-05-03 15:50:43 +0000359
360/*-----------------------------------------------------------------------
361 * SCCR - System Clock Control 9-8
362 *-----------------------------------------------------------------------
363 * Ensure DFBRG is Divide by 16
364 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200365#define CONFIG_SYS_SCCR SCCR_DFBRG01
wdenk7aa78612003-05-03 15:50:43 +0000366
367/*-----------------------------------------------------------------------
368 * RCCR - RISC Controller Configuration 13-7
369 *-----------------------------------------------------------------------
370 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200371#define CONFIG_SYS_RCCR 0
wdenk7aa78612003-05-03 15:50:43 +0000372
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200373#define CONFIG_SYS_MIN_AM_MASK 0xC0000000
wdenk7aa78612003-05-03 15:50:43 +0000374/*-----------------------------------------------------------------------
375 * MPTPR - Memory Refresh Timer Prescaler Register 10-18
376 *-----------------------------------------------------------------------
377 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200378#define CONFIG_SYS_MPTPR 0x1F00
wdenk7aa78612003-05-03 15:50:43 +0000379
380/*-----------------------------------------------------------------------
381 * PSRT - Refresh Timer Register 10-16
382 *-----------------------------------------------------------------------
383 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200384#define CONFIG_SYS_PSRT 0x0f
wdenk7aa78612003-05-03 15:50:43 +0000385
386/*-----------------------------------------------------------------------
387 * PSRT - SDRAM Mode Register 10-10
388 *-----------------------------------------------------------------------
389 */
390
391 /* SDRAM initialization values for 8-column chips
392 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200393#define CONFIG_SYS_OR2_8COL (CONFIG_SYS_MIN_AM_MASK |\
wdenk7aa78612003-05-03 15:50:43 +0000394 ORxS_BPD_4 |\
wdenkf7de16a2003-05-12 09:51:52 +0000395 ORxS_ROWST_PBI1_A7 |\
396 ORxS_NUMR_12)
wdenk7aa78612003-05-03 15:50:43 +0000397
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200398#define CONFIG_SYS_PSDMR_8COL (PSDMR_PBI |\
wdenkf7de16a2003-05-12 09:51:52 +0000399 PSDMR_SDAM_A15_IS_A5 |\
400 PSDMR_BSMA_A15_A17 |\
401 PSDMR_SDA10_PBI1_A7 |\
wdenk7aa78612003-05-03 15:50:43 +0000402 PSDMR_RFRC_7_CLK |\
wdenkf7de16a2003-05-12 09:51:52 +0000403 PSDMR_PRETOACT_3W |\
404 PSDMR_ACTTORW_2W |\
wdenk7aa78612003-05-03 15:50:43 +0000405 PSDMR_LDOTOPRE_1C |\
406 PSDMR_WRC_1C |\
407 PSDMR_CL_2)
408
409 /* SDRAM initialization values for 9-column chips
410 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200411#define CONFIG_SYS_OR2_9COL (CONFIG_SYS_MIN_AM_MASK |\
wdenk7aa78612003-05-03 15:50:43 +0000412 ORxS_BPD_4 |\
wdenkf7de16a2003-05-12 09:51:52 +0000413 ORxS_ROWST_PBI1_A6 |\
414 ORxS_NUMR_12)
wdenk7aa78612003-05-03 15:50:43 +0000415
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200416#define CONFIG_SYS_PSDMR_9COL (PSDMR_PBI |\
wdenkf7de16a2003-05-12 09:51:52 +0000417 PSDMR_SDAM_A16_IS_A5 |\
418 PSDMR_BSMA_A15_A17 |\
419 PSDMR_SDA10_PBI1_A6 |\
wdenk7aa78612003-05-03 15:50:43 +0000420 PSDMR_RFRC_7_CLK |\
wdenkf7de16a2003-05-12 09:51:52 +0000421 PSDMR_PRETOACT_3W |\
422 PSDMR_ACTTORW_2W |\
wdenk7aa78612003-05-03 15:50:43 +0000423 PSDMR_LDOTOPRE_1C |\
424 PSDMR_WRC_1C |\
425 PSDMR_CL_2)
426
427/*
428 * Init Memory Controller:
429 *
430 * Bank Bus Machine PortSz Device
431 * ---- --- ------- ------ ------
432 * 0 60x GPCM 8 bit Boot ROM
433 * 1 60x GPCM 64 bit FLASH
434 * 2 60x SDRAM 64 bit SDRAM
435 *
436 */
437
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200438#define CONFIG_SYS_MRS_OFFS 0x00000000
wdenk7aa78612003-05-03 15:50:43 +0000439
440/* Bank 0 - FLASH
441 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200442#define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_FLASH_BASE & BRx_BA_MSK) |\
wdenk8bde7f72003-06-27 21:31:46 +0000443 BRx_PS_16 |\
444 BRx_MS_GPCM_P |\
445 BRx_V)
wdenk7aa78612003-05-03 15:50:43 +0000446
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200447#define CONFIG_SYS_OR0_PRELIM (P2SZ_TO_AM(CONFIG_SYS_FLASH_SIZE) |\
wdenk8bde7f72003-06-27 21:31:46 +0000448 ORxG_CSNT |\
449 ORxG_ACS_DIV1 |\
450 ORxG_SCY_3_CLK |\
451 ORxU_EHTR_8IDLE)
wdenk7aa78612003-05-03 15:50:43 +0000452
453
454/* Bank 2 - 60x bus SDRAM
455 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200456#ifndef CONFIG_SYS_RAMBOOT
457#define CONFIG_SYS_BR2_PRELIM ((CONFIG_SYS_SDRAM_BASE & BRx_BA_MSK) |\
wdenk8bde7f72003-06-27 21:31:46 +0000458 BRx_PS_64 |\
459 BRx_MS_SDRAM_P |\
460 BRx_V)
wdenk7aa78612003-05-03 15:50:43 +0000461
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200462#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_OR2_8COL
wdenk7aa78612003-05-03 15:50:43 +0000463
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200464#define CONFIG_SYS_PSDMR CONFIG_SYS_PSDMR_8COL
465#endif /* CONFIG_SYS_RAMBOOT */
wdenk7aa78612003-05-03 15:50:43 +0000466
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200467#define CONFIG_SYS_BR4_PRELIM ((RTC_BASE_ADDR & BRx_BA_MSK) |\
wdenk8bde7f72003-06-27 21:31:46 +0000468 BRx_PS_8 |\
469 BRx_MS_UPMA |\
470 BRx_V)
wdenk15ef8a52003-06-18 20:22:24 +0000471
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200472#define CONFIG_SYS_OR4_PRELIM (ORxU_AM_MSK | ORxU_BI)
wdenk8bde7f72003-06-27 21:31:46 +0000473
wdenk66fd3d12003-05-18 11:30:09 +0000474/*-----------------------------------------------------------------------
475 * PCMCIA stuff
476 *-----------------------------------------------------------------------
477 *
478 */
479#define CONFIG_I82365
480
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200481#define CONFIG_SYS_PCMCIA_MEM_ADDR 0x81000000
482#define CONFIG_SYS_PCMCIA_MEM_SIZE 0x1000
wdenk66fd3d12003-05-18 11:30:09 +0000483
484/*-----------------------------------------------------------------------
485 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
486 *-----------------------------------------------------------------------
487 */
488
489#define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
490
491#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
492#undef CONFIG_IDE_LED /* LED for ide not supported */
493#undef CONFIG_IDE_RESET /* reset for ide not supported */
494
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200495#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
496#define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
wdenk66fd3d12003-05-18 11:30:09 +0000497
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200498#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
wdenk66fd3d12003-05-18 11:30:09 +0000499
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200500#define CONFIG_SYS_ATA_BASE_ADDR 0xa0000000
wdenk66fd3d12003-05-18 11:30:09 +0000501
502/* Offset for data I/O */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200503#define CONFIG_SYS_ATA_DATA_OFFSET 0x100
wdenk66fd3d12003-05-18 11:30:09 +0000504
505/* Offset for normal register accesses */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200506#define CONFIG_SYS_ATA_REG_OFFSET 0x100
wdenk66fd3d12003-05-18 11:30:09 +0000507
508/* Offset for alternate registers */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200509#define CONFIG_SYS_ATA_ALT_OFFSET 0x108
wdenk66fd3d12003-05-18 11:30:09 +0000510
wdenk7aa78612003-05-03 15:50:43 +0000511#endif /* __CONFIG_H */