blob: 12a71812b5bf0e0e9a867f3199b04eb479732f5b [file] [log] [blame]
wdenk384cc682005-04-03 22:35:21 +00001/*
2 * Copyright 2004 Freescale Semiconductor.
3 * (C) Copyright 2002,2003 Motorola,Inc.
4 * Xianghua Xiao <X.Xiao@motorola.com>
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25/*
26 * pm854 board configuration file
27 *
28 * Please refer to doc/README.mpc85xx for more info.
29 *
30 * Make sure you change the MAC address and other network params first,
31 * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
32 */
33
34#ifndef __CONFIG_H
35#define __CONFIG_H
36
37/* High Level Configuration Options */
38#define CONFIG_BOOKE 1 /* BOOKE */
39#define CONFIG_E500 1 /* BOOKE e500 family */
40#define CONFIG_MPC85xx 1 /* MPC8540/MPC8560 */
41#define CONFIG_MPC8540 1 /* MPC8540 specific */
42#define CONFIG_PM854 1 /* PM854 board specific */
43
44#define CONFIG_PCI
45#define CONFIG_TSEC_ENET /* tsec ethernet support */
46#define CONFIG_ENV_OVERWRITE
47#undef CONFIG_SPD_EEPROM /* do not use SPD EEPROM for DDR setup*/
wdenk384cc682005-04-03 22:35:21 +000048#define CONFIG_DDR_DLL /* possible DLL fix needed */
49#define CONFIG_DDR_2T_TIMING /* Sets the 2T timing bit */
50
Jon Loeligerd9b94f22005-07-25 14:05:07 -050051#define CONFIG_DDR_ECC /* only for ECC DDR module */
52#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
53
wdenk384cc682005-04-03 22:35:21 +000054
55/*
56 * sysclk for MPC85xx
57 *
58 * Two valid values are:
59 * 33000000
60 * 66000000
61 *
62 * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
63 * is likely the desired value here, so that is now the default.
64 * The board, however, can run at 66MHz. In any event, this value
65 * must match the settings of some switches. Details can be found
66 * in the README.mpc85xxads.
67 */
68
69#ifndef CONFIG_SYS_CLK_FREQ
70#define CONFIG_SYS_CLK_FREQ 66000000
71#endif
72
73
74/*
75 * These can be toggled for performance analysis, otherwise use default.
76 */
77#define CONFIG_L2_CACHE /* toggle L2 cache */
78#define CONFIG_BTB /* toggle branch predition */
79#define CONFIG_ADDR_STREAMING /* toggle addr streaming */
80
81#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
82
83#undef CFG_DRAM_TEST /* memory test, takes time */
84#define CFG_MEMTEST_START 0x00200000 /* memtest region */
85#define CFG_MEMTEST_END 0x00400000
86
87
88/*
89 * Base addresses -- Note these are effective addresses where the
90 * actual resources get mapped (not physical addresses)
91 */
92#define CFG_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
93#define CFG_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
94#define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */
95
96
97/*
98 * DDR Setup
99 */
100#define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
101#define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE
102
103#if defined(CONFIG_SPD_EEPROM)
104 /*
105 * Determine DDR configuration from I2C interface.
106 */
107 #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */
108
109#else
110 /*
111 * Manually set up DDR parameters
112 */
113 #define CFG_SDRAM_SIZE 256 /* DDR is 256 MB */
114 #define CFG_DDR_CS0_BNDS 0x0000000f /* 0-256MB */
115 #define CFG_DDR_CS0_CONFIG 0x80000102
116 #define CFG_DDR_TIMING_1 0x47444321
117 #define CFG_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
118 #define CFG_DDR_CONTROL 0xc2008000 /* unbuffered,no DYN_PWR */
119 #define CFG_DDR_MODE 0x00000062 /* DLL,normal,seq,4/2.5 */
120 #define CFG_DDR_INTERVAL 0x045b0100 /* autocharge,no open page */
121#endif
122
123
124/*
125 * SDRAM on the Local Bus
126 */
127#define CFG_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
128#define CFG_LBC_SDRAM_SIZE 0 /* LBC SDRAM is 0 MB */
129
130#define CFG_FLASH_BASE 0xfe000000 /* start of 32 MB FLASH */
131#define CFG_BR0_PRELIM 0xfe001801 /* port size 32bit */
132
133#define CFG_OR0_PRELIM 0xfe006f67 /* 32 MB Flash */
134#define CFG_MAX_FLASH_BANKS 1 /* number of banks */
135#define CFG_MAX_FLASH_SECT 128 /* sectors per device */
136#undef CFG_FLASH_CHECKSUM
137#define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
138#define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
139
140#define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
141
142
143#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
144#define CFG_RAMBOOT
145#else
146#undef CFG_RAMBOOT
147#endif
148
wdenk384cc682005-04-03 22:35:21 +0000149/*
150 * Local Bus Definitions
151 */
wdenk384cc682005-04-03 22:35:21 +0000152#define CFG_LBC_LCRR 0x00030004 /* LB clock ratio reg */
153#define CFG_LBC_LBCR 0x00000000 /* LB config reg */
154#define CFG_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
155#define CFG_LBC_MRTPR 0x20000000 /* LB refresh timer prescal*/
wdenk8b0bfc62005-04-03 23:11:38 +0000156
wdenk384cc682005-04-03 22:35:21 +0000157
158#define CONFIG_L1_INIT_RAM
159#define CFG_INIT_RAM_LOCK 1
160#define CFG_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
161#define CFG_INIT_RAM_END 0x4000 /* End of used area in RAM */
162
163#define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */
164#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
165#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
166
167#define CFG_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
168#define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
169
170/* Serial Port */
171#define CONFIG_CONS_INDEX 1
172#undef CONFIG_SERIAL_SOFTWARE_FIFO
173#define CFG_NS16550
174#define CFG_NS16550_SERIAL
175#define CFG_NS16550_REG_SIZE 1
176#define CFG_NS16550_CLK get_bus_freq(0)
177
178#define CFG_BAUDRATE_TABLE \
179 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
180
181#define CFG_NS16550_COM1 (CFG_CCSRBAR+0x4500)
182#define CFG_NS16550_COM2 (CFG_CCSRBAR+0x4600)
183
184/* Use the HUSH parser */
185#define CFG_HUSH_PARSER
186#ifdef CFG_HUSH_PARSER
187#define CFG_PROMPT_HUSH_PS2 "> "
188#endif
189
190/* I2C */
191#define CONFIG_HARD_I2C /* I2C with hardware support*/
192#undef CONFIG_SOFT_I2C /* I2C bit-banged */
193#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
194#define CFG_I2C_SLAVE 0x7F
195#define CFG_I2C_NOPROBES {0x69} /* Don't probe these addrs */
196
197/*
198 * EEPROM configuration
199 */
200#define CFG_I2C_EEPROM_ADDR 0x58
201#define CFG_I2C_EEPROM_ADDR_LEN 1
202#define CFG_EEPROM_PAGE_WRITE_BITS 4
203#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10
204
205/*
206 * RTC configuration
207 */
208#define CONFIG_RTC_PCF8563
209#define CFG_I2C_RTC_ADDR 0x51
210
211/* RapidIO MMU */
212#define CFG_RIO_MEM_BASE 0xc0000000 /* base address */
213#define CFG_RIO_MEM_PHYS CFG_RIO_MEM_BASE
214#define CFG_RIO_MEM_SIZE 0x20000000 /* 128M */
215
216/*
217 * General PCI
218 * Addresses are mapped 1-1.
219 */
220#define CFG_PCI1_MEM_BASE 0x80000000
221#define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
222#define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */
223#define CFG_PCI1_IO_BASE 0xe2000000
224#define CFG_PCI1_IO_PHYS CFG_PCI1_IO_BASE
225#define CFG_PCI1_IO_SIZE 0x1000000 /* 16M */
226
227#if defined(CONFIG_PCI)
228
229#define CONFIG_NET_MULTI
230#define CONFIG_PCI_PNP /* do pci plug-and-play */
231
232#undef CONFIG_EEPRO100
233#undef CONFIG_TULIP
234
235#if !defined(CONFIG_PCI_PNP)
236 #define PCI_ENET0_IOADDR 0xe0000000
237 #define PCI_ENET0_MEMADDR 0xe0000000
238 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
239#endif
240
241#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
242#define CFG_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
243
244#endif /* CONFIG_PCI */
245
246
247#if defined(CONFIG_TSEC_ENET)
248
249#ifndef CONFIG_NET_MULTI
250#define CONFIG_NET_MULTI 1
251#endif
252
253#define CONFIG_MII 1 /* MII PHY management */
254#define CONFIG_MPC85XX_TSEC1 1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500255#define CONFIG_MPC85XX_TSEC1_NAME "TSEC0"
wdenk384cc682005-04-03 22:35:21 +0000256#define CONFIG_MPC85XX_TSEC2 1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500257#define CONFIG_MPC85XX_TSEC2_NAME "TSEC1"
wdenk384cc682005-04-03 22:35:21 +0000258#define TSEC1_PHY_ADDR 2
259#define TSEC2_PHY_ADDR 3
260#define TSEC1_PHYIDX 0
261#define TSEC2_PHYIDX 0
262
263#define CONFIG_MPC85XX_FEC 1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500264#define CONFIG_MPC85XX_FEC_NAME "FEC"
wdenk384cc682005-04-03 22:35:21 +0000265#define FEC_PHY_ADDR 1
266#define FEC_PHYIDX 0
267
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500268/* Options are: TSEC[0-1] */
269#define CONFIG_ETHPRIME "TSEC0"
wdenk384cc682005-04-03 22:35:21 +0000270
271#define CONFIG_HAS_ETH1 1
272#define CONFIG_HAS_ETH2 1
273
274#endif /* CONFIG_TSEC_ENET */
275
276
277/*
278 * Environment
279 */
280#ifndef CFG_RAMBOOT
281 #define CFG_ENV_IS_IN_FLASH 1
282 #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x80000)
283 #define CFG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
284 #define CFG_ENV_SIZE 0x2000
285#else
286 #define CFG_NO_FLASH 1 /* Flash is not usable now */
287 #define CFG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
288 #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
289 #define CFG_ENV_SIZE 0x2000
290#endif
291
292#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
293#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
294
295#if defined(CFG_RAMBOOT)
296 #if defined(CONFIG_PCI)
297 #define CONFIG_COMMANDS ((CONFIG_CMD_DFL \
298 | CFG_CMD_PING \
299 | CFG_CMD_PCI \
300 | CFG_CMD_I2C) \
301 & \
302 ~(CFG_CMD_ENV \
303 | CFG_CMD_LOADS))
304 #else
305 #define CONFIG_COMMANDS ((CONFIG_CMD_DFL \
306 | CFG_CMD_PING \
307 | CFG_CMD_I2C) \
308 & \
309 ~(CFG_CMD_ENV \
310 | CFG_CMD_LOADS))
311 #endif
312#else
313 #if defined(CONFIG_PCI)
314 #define CONFIG_COMMANDS (CONFIG_CMD_DFL \
315 | CFG_CMD_EEPROM \
316 | CFG_CMD_DATE \
317 | CFG_CMD_PCI \
318 | CFG_CMD_PING \
319 | CFG_CMD_I2C)
320 #else
321 #define CONFIG_COMMANDS (CONFIG_CMD_DFL \
322 | CFG_CMD_EEPROM \
323 | CFG_CMD_DATE \
324 | CFG_CMD_PING \
325 | CFG_CMD_I2C)
326 #endif
327#endif
328
329#include <cmd_confdefs.h>
330
331#undef CONFIG_WATCHDOG /* watchdog disabled */
332
333/*
334 * Miscellaneous configurable options
335 */
336#define CFG_LONGHELP /* undef to save memory */
337#define CFG_LOAD_ADDR 0x2000000 /* default load address */
338#define CFG_PROMPT "=> " /* Monitor Command Prompt */
339
340#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
341 #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
342#else
343 #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
344#endif
345
346#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
347#define CFG_MAXARGS 16 /* max number of command args */
348#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
349#define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
350#define CONFIG_LOOPW
351
352/*
353 * For booting Linux, the board info and command line data
354 * have to be in the first 8 MB of memory, since this is
355 * the maximum mapped by the Linux kernel during initialization.
356 */
357#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
358
359/* Cache Configuration */
360#define CFG_DCACHE_SIZE 32768
361#define CFG_CACHELINE_SIZE 32
362#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
363#define CFG_CACHELINE_SHIFT 5 /*log base 2 of the above value*/
364#endif
365
366/*
367 * Internal Definitions
368 *
369 * Boot Flags
370 */
371#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
372#define BOOTFLAG_WARM 0x02 /* Software reboot */
373
374#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
375#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
376#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
377#endif
378
379
380/*
381 * Environment Configuration
382 */
383
384/* The mac addresses for all ethernet interface */
385#if defined(CONFIG_TSEC_ENET)
386#define CONFIG_ETHADDR 00:40:42:01:00:00
387#define CONFIG_ETH1ADDR 00:40:42:01:00:01
388#define CONFIG_ETH2ADDR 00:40:42:01:00:02
389#endif
390
391#define CONFIG_IPADDR 192.168.0.103
392
393#define CONFIG_HOSTNAME PM854
394#define CONFIG_ROOTPATH /opt/eldk30/ppc_82xx
395#define CONFIG_BOOTFILE uImage
396
397#define CONFIG_SERVERIP 192.168.0.54
398#define CONFIG_GATEWAYIP 192.168.0.1
399#define CONFIG_NETMASK 255.255.255.0
400
401#define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */
402
403#define CONFIG_BOOTDELAY 5 /* -1 disables auto-boot */
404#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
405
406#define CONFIG_BAUDRATE 9600
407
408#define CONFIG_EXTRA_ENV_SETTINGS \
409 "netdev=eth0\0" \
410 "consoledev=ttyS0\0" \
411 "ramdiskaddr=400000\0" \
412 "ramdiskfile=uRamdisk\0"
413
414#define CONFIG_NFSBOOTCOMMAND \
415 "setenv bootargs root=/dev/nfs rw " \
416 "nfsroot=$serverip:$rootpath " \
417 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
418 "console=$consoledev,$baudrate $othbootargs;" \
419 "tftp $loadaddr $bootfile;" \
420 "bootm $loadaddr"
421
422#define CONFIG_RAMBOOTCOMMAND \
423 "setenv bootargs root=/dev/ram rw " \
424 "console=$consoledev,$baudrate $othbootargs;" \
425 "tftp $ramdiskaddr $ramdiskfile;" \
426 "tftp $loadaddr $bootfile;" \
427 "bootm $loadaddr $ramdiskaddr"
428
429#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
430
431#endif /* __CONFIG_H */