blob: 7373c610825d1a9e75c76c2af2703db834641e8b [file] [log] [blame]
stroesea20b27a2004-12-16 18:05:42 +00001/*
Matthias Fuchs1c686672008-04-21 14:42:17 +02002 * (C) Copyright 2005-2008
3 * Matthias Fuchs, esd gmbh germany, matthias.fuchs@esd-electronics.com
4 *
stroesea20b27a2004-12-16 18:05:42 +00005 * (C) Copyright 2001-2004
6 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
7 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02008 * SPDX-License-Identifier: GPL-2.0+
stroesea20b27a2004-12-16 18:05:42 +00009 */
10
11/*
12 * board/config.h - configuration options, board specific
13 */
stroesea20b27a2004-12-16 18:05:42 +000014#ifndef __CONFIG_H
15#define __CONFIG_H
16
17/*
18 * High Level Configuration Options
19 * (easy to change)
20 */
stroesea20b27a2004-12-16 18:05:42 +000021#define CONFIG_405GP 1 /* This is a PPC405 CPU */
22#define CONFIG_4xx 1 /* ...member of PPC4xx family */
Wolfgang Denk53677ef2008-05-20 16:00:29 +020023#define CONFIG_APCG405 1 /* ...on a APC405 board */
stroesea20b27a2004-12-16 18:05:42 +000024
Wolfgang Denk2ae18242010-10-06 09:05:45 +020025#define CONFIG_SYS_TEXT_BASE 0xFFF80000
26
stroesea20b27a2004-12-16 18:05:42 +000027#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
Matthias Fuchs1c686672008-04-21 14:42:17 +020028#define CONFIG_BOARD_EARLY_INIT_R 1
stroesea20b27a2004-12-16 18:05:42 +000029#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
30
31#define CONFIG_SYS_CLK_FREQ 33333400 /* external frequency to pll */
32
stroese04e93ec2005-04-13 10:06:07 +000033#define CONFIG_BOARD_TYPES 1 /* support board types */
34
Matthias Fuchs1c686672008-04-21 14:42:17 +020035#define CONFIG_BAUDRATE 115200
36#define CONFIG_BOOTDELAY 1 /* autoboot after 3 seconds */
Matthias Fuchs8e048c42008-04-25 12:01:39 +020037#define CONFIG_BOOTCOUNT_LIMIT 1
stroesea20b27a2004-12-16 18:05:42 +000038
39#undef CONFIG_BOOTARGS
Matthias Fuchs1c686672008-04-21 14:42:17 +020040
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020041#define CONFIG_SYS_USB_LOAD_COMMAND "fatload usb 0 200000 pImage;" \
Matthias Fuchs1c686672008-04-21 14:42:17 +020042 "fatload usb 0 300000 pImage.initrd"
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020043#define CONFIG_SYS_USB_SELF_COMMAND "usb start;run usb_load;usb stop;" \
Matthias Fuchs1c686672008-04-21 14:42:17 +020044 "run ramargs addip addcon usbargs;" \
45 "bootm 200000 300000"
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020046#define CONFIG_SYS_USB_ARGS "setenv bootargs $(bootargs) usbboot=1"
47#define CONFIG_SYS_BOOTLIMIT "3"
48#define CONFIG_SYS_ALT_BOOTCOMMAND "run usb_self;reset"
Matthias Fuchs1c686672008-04-21 14:42:17 +020049
50#define CONFIG_EXTRA_ENV_SETTINGS \
Stefan Roeseb789cb42008-04-22 14:06:42 +020051 "hostname=abg405\0" \
52 "bd_type=abg405\0" \
Matthias Fuchs1c686672008-04-21 14:42:17 +020053 "serial#=AA0000\0" \
Stefan Roeseb789cb42008-04-22 14:06:42 +020054 "kernel_addr=fe000000\0" \
55 "ramdisk_addr=fe100000\0" \
56 "ramargs=setenv bootargs root=/dev/ram rw\0" \
57 "nfsargs=setenv bootargs root=/dev/nfs rw " \
58 "nfsroot=$(serverip):$(rootpath)\0" \
59 "addip=setenv bootargs $(bootargs) " \
60 "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)" \
61 ":$(hostname)::off panic=1\0" \
62 "addcon=setenv bootargs $(bootargs) console=ttyS0,$(baudrate)" \
63 " $(optargs)\0" \
64 "flash_self=run ramargs addip addcon;" \
65 "bootm $(kernel_addr) $(ramdisk_addr)\0" \
66 "net_nfs=tftp 200000 $(img);run nfsargs addip addcon;" \
67 "bootm\0" \
68 "rootpath=/tftpboot/abg405/target_root\0" \
69 "img=/tftpboot/abg405/pImage\0" \
70 "load=tftp 100000 /tftpboot/abg405/u-boot.bin\0" \
71 "update=protect off fff80000 ffffffff;era fff80000 ffffffff;" \
72 "cp.b 100000 fff80000 80000\0" \
73 "ipaddr=10.0.111.111\0" \
74 "netmask=255.255.0.0\0" \
75 "serverip=10.0.0.190\0" \
76 "splashimage=ffe80000\0" \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020077 "usb_load="CONFIG_SYS_USB_LOAD_COMMAND"\0" \
78 "usb_self="CONFIG_SYS_USB_SELF_COMMAND"\0" \
79 "usbargs="CONFIG_SYS_USB_ARGS"\0" \
80 "bootlimit="CONFIG_SYS_BOOTLIMIT"\0" \
81 "altbootcmd="CONFIG_SYS_ALT_BOOTCOMMAND"\0" \
Stefan Roeseb789cb42008-04-22 14:06:42 +020082 ""
Matthias Fuchs8e048c42008-04-25 12:01:39 +020083#define CONFIG_BOOTCOMMAND "run flash_self;reset"
Matthias Fuchs1c686672008-04-21 14:42:17 +020084
85#define CONFIG_ETHADDR 00:02:27:8e:00:00
stroesea20b27a2004-12-16 18:05:42 +000086
87#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020088#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
stroesea20b27a2004-12-16 18:05:42 +000089
Matthias Fuchs1c686672008-04-21 14:42:17 +020090#undef CONFIG_HAS_ETH1
91
Matthias Fuchs38570b22010-08-25 17:02:28 +020092#define CONFIG_PPC4xx_EMAC
stroesea20b27a2004-12-16 18:05:42 +000093#define CONFIG_MII 1 /* MII PHY management */
Matthias Fuchs1c686672008-04-21 14:42:17 +020094#define CONFIG_PHY_ADDR 0 /* PHY address */
95#define CONFIG_LXT971_NO_SLEEP 1
96#define CONFIG_RESET_PHY_R 1 /* use reset_phy() */
stroesea20b27a2004-12-16 18:05:42 +000097
98#define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ /* 66 MHz OPB clock*/
99
Jon Loeliger498ff9a2007-07-05 19:13:52 -0500100/*
Jon Loeliger11799432007-07-10 09:02:57 -0500101 * BOOTP options
102 */
103#define CONFIG_BOOTP_BOOTFILESIZE
104#define CONFIG_BOOTP_BOOTPATH
105#define CONFIG_BOOTP_GATEWAY
106#define CONFIG_BOOTP_HOSTNAME
107
Jon Loeliger11799432007-07-10 09:02:57 -0500108/*
Jon Loeliger498ff9a2007-07-05 19:13:52 -0500109 * Command line configuration.
110 */
111#include <config_cmd_default.h>
112
Jon Loeliger498ff9a2007-07-05 19:13:52 -0500113#define CONFIG_CMD_DATE
Wolfgang Denk74de7ae2009-04-01 23:34:12 +0200114#define CONFIG_CMD_DHCP
Wolfgang Denk5728be32007-08-06 01:01:49 +0200115#define CONFIG_CMD_EEPROM
Wolfgang Denk74de7ae2009-04-01 23:34:12 +0200116#define CONFIG_CMD_ELF
117#define CONFIG_CMD_FAT
118#define CONFIG_CMD_I2C
119#define CONFIG_CMD_IDE
120#define CONFIG_CMD_IRQ
121#define CONFIG_CMD_MII
122#define CONFIG_CMD_PCI
123#define CONFIG_CMD_PING
124#define CONFIG_CMD_SOURCE
Matthias Fuchs1c686672008-04-21 14:42:17 +0200125#define CONFIG_CMD_USB
stroesea20b27a2004-12-16 18:05:42 +0000126
127#define CONFIG_MAC_PARTITION
128#define CONFIG_DOS_PARTITION
129
130#define CONFIG_SUPPORT_VFAT
131
Matthias Fuchs1c686672008-04-21 14:42:17 +0200132#define CONFIG_AUTO_UPDATE 1 /* autoupdate via CF or USB */
stroesea20b27a2004-12-16 18:05:42 +0000133
Matthias Fuchs1c686672008-04-21 14:42:17 +0200134#undef CONFIG_WATCHDOG /* watchdog disabled */
stroesea20b27a2004-12-16 18:05:42 +0000135
Matthias Fuchs1c686672008-04-21 14:42:17 +0200136#define CONFIG_RTC_MC146818 /* DS1685 is MC146818 compatible*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200137#define CONFIG_SYS_RTC_REG_BASE_ADDR 0xF0000500 /* RTC Base Address */
Matthias Fuchs1c686672008-04-21 14:42:17 +0200138
139#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
stroesea20b27a2004-12-16 18:05:42 +0000140
141/*
142 * Miscellaneous configurable options
143 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200144#define CONFIG_SYS_LONGHELP /* undef to save memory */
145#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Matthias Fuchs1c686672008-04-21 14:42:17 +0200146#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
stroesea20b27a2004-12-16 18:05:42 +0000147
Jon Loeliger498ff9a2007-07-05 19:13:52 -0500148#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200149#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
stroesea20b27a2004-12-16 18:05:42 +0000150#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200151#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
stroesea20b27a2004-12-16 18:05:42 +0000152#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200153#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
154#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
155#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
stroesea20b27a2004-12-16 18:05:42 +0000156
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200157#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
stroesea20b27a2004-12-16 18:05:42 +0000158
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200159#define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
stroesea20b27a2004-12-16 18:05:42 +0000160
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200161#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
162#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
stroesea20b27a2004-12-16 18:05:42 +0000163
Stefan Roese550650d2010-09-20 16:05:31 +0200164#define CONFIG_CONS_INDEX 1 /* Use UART0 */
165#define CONFIG_SYS_NS16550
166#define CONFIG_SYS_NS16550_SERIAL
167#define CONFIG_SYS_NS16550_REG_SIZE 1
168#define CONFIG_SYS_NS16550_CLK get_serial_clock()
169
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200170#define CONFIG_SYS_EXT_SERIAL_CLOCK 14745600 /* use external serial clock */
stroesea20b27a2004-12-16 18:05:42 +0000171
172/* The following table includes the supported baudrates */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200173#define CONFIG_SYS_BAUDRATE_TABLE \
Matthias Fuchs1c686672008-04-21 14:42:17 +0200174 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
wdenkefe2a4d2004-12-16 21:44:03 +0000175 57600, 115200, 230400, 460800, 921600 }
stroesea20b27a2004-12-16 18:05:42 +0000176
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200177#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
178#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
stroesea20b27a2004-12-16 18:05:42 +0000179
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200180#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
stroesea20b27a2004-12-16 18:05:42 +0000181
182#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
183
184/* Only interrupt boot if space is pressed */
185/* If a long serial cable is connected but */
186/* other end is dead, garbage will be read */
Matthias Fuchs1c686672008-04-21 14:42:17 +0200187#define CONFIG_AUTOBOOT_KEYED 1
Wolfgang Denkc37207d2008-07-16 16:38:59 +0200188#define CONFIG_AUTOBOOT_PROMPT \
189 "Press SPACE to abort autoboot in %d seconds\n", bootdelay
Matthias Fuchs1c686672008-04-21 14:42:17 +0200190#undef CONFIG_AUTOBOOT_DELAY_STR
stroesea20b27a2004-12-16 18:05:42 +0000191#define CONFIG_AUTOBOOT_STOP_STR " "
192
Matthias Fuchs1c686672008-04-21 14:42:17 +0200193#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
stroesea20b27a2004-12-16 18:05:42 +0000194
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200195#define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
stroesea20b27a2004-12-16 18:05:42 +0000196
Matthias Fuchs1c686672008-04-21 14:42:17 +0200197/*
stroesea20b27a2004-12-16 18:05:42 +0000198 * PCI stuff
stroesea20b27a2004-12-16 18:05:42 +0000199 */
Matthias Fuchs1c686672008-04-21 14:42:17 +0200200#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
201#define PCI_HOST_FORCE 1 /* configure as pci host */
202#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
stroesea20b27a2004-12-16 18:05:42 +0000203
Matthias Fuchs1c686672008-04-21 14:42:17 +0200204#define CONFIG_PCI /* include pci support */
Gabor Juhos842033e2013-05-30 07:06:12 +0000205#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
Matthias Fuchs1c686672008-04-21 14:42:17 +0200206#define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
stroesea20b27a2004-12-16 18:05:42 +0000207#define CONFIG_PCI_PNP /* do pci plug-and-play */
wdenkefe2a4d2004-12-16 21:44:03 +0000208 /* resource configuration */
stroesea20b27a2004-12-16 18:05:42 +0000209
Matthias Fuchs1c686672008-04-21 14:42:17 +0200210#define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
211#define CONFIG_PCI_SKIP_HOST_BRIDGE 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200212#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
213#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
214#define CONFIG_SYS_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
215#define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
216#define CONFIG_SYS_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */
217#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
218#define CONFIG_SYS_PCI_PTM2LA 0xffc00000 /* point to flash */
219#define CONFIG_SYS_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
220#define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
stroesea20b27a2004-12-16 18:05:42 +0000221
Matthias Fuchs1c686672008-04-21 14:42:17 +0200222/*
stroesea20b27a2004-12-16 18:05:42 +0000223 * IDE/ATA stuff
stroesea20b27a2004-12-16 18:05:42 +0000224 */
Matthias Fuchs1c686672008-04-21 14:42:17 +0200225#undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
226#undef CONFIG_IDE_LED /* no led for ide supported */
227#define CONFIG_IDE_RESET 1 /* reset for ide supported */
stroesea20b27a2004-12-16 18:05:42 +0000228
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200229#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE busses */
230#define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS) /* max. 1 drives per IDE bus */
stroesea20b27a2004-12-16 18:05:42 +0000231
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200232#define CONFIG_SYS_ATA_BASE_ADDR 0xF0100000
233#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
stroesea20b27a2004-12-16 18:05:42 +0000234
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200235#define CONFIG_SYS_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */
236#define CONFIG_SYS_ATA_REG_OFFSET 0x0000 /* Offset for normal register access */
237#define CONFIG_SYS_ATA_ALT_OFFSET 0x0000 /* Offset for alternate registers */
stroesea20b27a2004-12-16 18:05:42 +0000238
Matthias Fuchs1c686672008-04-21 14:42:17 +0200239/*
stroesea20b27a2004-12-16 18:05:42 +0000240 * Start addresses for the final memory configuration
241 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200242 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
stroesea20b27a2004-12-16 18:05:42 +0000243 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200244#define CONFIG_SYS_SDRAM_BASE 0x00000000
245#define CONFIG_SYS_MONITOR_BASE 0xFFF80000
246#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Monitor */
247#define CONFIG_SYS_MALLOC_LEN (2*1024*1024) /* Reserve 2MB for malloc() */
stroesea20b27a2004-12-16 18:05:42 +0000248
249/*
250 * For booting Linux, the board info and command line data
251 * have to be in the first 8 MB of memory, since this is
252 * the maximum mapped by the Linux kernel during initialization.
253 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200254#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Init. Memory map for Linux */
stroesea20b27a2004-12-16 18:05:42 +0000255
Matthias Fuchs1c686672008-04-21 14:42:17 +0200256/*
stroesea20b27a2004-12-16 18:05:42 +0000257 * FLASH organization
258 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200259#define CONFIG_SYS_FLASH_BASE 0xFE000000
260#define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200261#define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200262#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max num of sects on one chip */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200263#define CONFIG_SYS_MAX_FLASH_BANKS_DETECT 2
264#define CONFIG_SYS_FLASH_QUIET_TEST 1
265#define CONFIG_SYS_FLASH_INCREMENT 0x01000000
266#define CONFIG_SYS_FLASH_PROTECTION 1 /* use hardware protection */
267#define CONFIG_SYS_FLASH_AUTOPROTECT_LIST { \
Matthias Fuchs1c686672008-04-21 14:42:17 +0200268 {0xfe000000, 0x500000}, \
269 {0xffe80000, 0x180000} \
270 }
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200271#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
272#define CONFIG_SYS_FLASH_BANKS_LIST { \
273 CONFIG_SYS_FLASH_BASE, \
274 CONFIG_SYS_FLASH_BASE + CONFIG_SYS_FLASH_INCREMENT \
Matthias Fuchs1c686672008-04-21 14:42:17 +0200275 }
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200276#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
stroesea20b27a2004-12-16 18:05:42 +0000277
Matthias Fuchs1c686672008-04-21 14:42:17 +0200278/*
stroesea20b27a2004-12-16 18:05:42 +0000279 * Environment Variable setup
280 */
Jean-Christophe PLAGNIOL-VILLARDbb1f8b42008-09-05 09:19:30 +0200281#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200282#define CONFIG_ENV_OFFSET 0x000 /* environment starts at the */
Matthias Fuchs1c686672008-04-21 14:42:17 +0200283 /* beginning of the EEPROM */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200284#define CONFIG_ENV_SIZE 0x800 /* 2048 bytes may be used for env vars*/
Matthias Fuchs1c686672008-04-21 14:42:17 +0200285#define CONFIG_ENV_OVERWRITE 1 /* allow overwriting vendor vars */
stroesea20b27a2004-12-16 18:05:42 +0000286
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200287#define CONFIG_SYS_NVRAM_BASE_ADDR 0xF0000500 /* NVRAM base address */
288#define CONFIG_SYS_NVRAM_SIZE 242 /* NVRAM size */
stroesea20b27a2004-12-16 18:05:42 +0000289
Matthias Fuchs1c686672008-04-21 14:42:17 +0200290/*
stroesea20b27a2004-12-16 18:05:42 +0000291 * I2C EEPROM (CAT24WC16) for environment
292 */
Dirk Eibach880540d2013-04-25 02:40:01 +0000293#define CONFIG_SYS_I2C
294#define CONFIG_SYS_I2C_PPC4XX
295#define CONFIG_SYS_I2C_PPC4XX_CH0
296#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 100000
297#define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F
stroesea20b27a2004-12-16 18:05:42 +0000298
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200299#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
300#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
Matthias Fuchs1c686672008-04-21 14:42:17 +0200301/* mask of address bits that overflow into the "EEPROM chip address" */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200302#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
303#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
stroesea20b27a2004-12-16 18:05:42 +0000304 /* 16 byte page write mode using*/
Matthias Fuchs1c686672008-04-21 14:42:17 +0200305 /* last 4 bits of the address */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200306#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
stroesea20b27a2004-12-16 18:05:42 +0000307
Matthias Fuchs1c686672008-04-21 14:42:17 +0200308/*
stroesea20b27a2004-12-16 18:05:42 +0000309 * External Bus Controller (EBC) Setup
310 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200311#define FLASH0_BA (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_FLASH_INCREMENT) /* FLASH 0 BA */
312#define FLASH1_BA CONFIG_SYS_FLASH_BASE /* FLASH 1 Base Address */
Matthias Fuchs1c686672008-04-21 14:42:17 +0200313#define CAN_BA 0xF0000000 /* CAN Base Address */
314#define DUART0_BA 0xF0000400 /* DUART Base Address */
315#define DUART1_BA 0xF0000408 /* DUART Base Address */
316#define RTC_BA 0xF0000500 /* RTC Base Address */
317#define PS2_BA 0xF0000600 /* PS/2 Base Address */
318#define CF_BA 0xF0100000 /* CompactFlash Base Address */
319#define FPGA_BA 0xF0100100 /* FPGA internal Base Address */
320#define FUJI_BA 0xF0100200 /* Fuji internal Base Address */
321#define PCMCIA1_BA 0x20000000 /* PCMCIA Slot 1 Base Address */
322#define PCMCIA2_BA 0x28000000 /* PCMCIA Slot 2 Base Address */
323#define VGA_BA 0xF1000000 /* Epson VGA Base Address */
stroesea20b27a2004-12-16 18:05:42 +0000324
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200325#define CONFIG_SYS_FPGA_BASE_ADDR FPGA_BA /* FPGA internal Base Address */
stroesea20b27a2004-12-16 18:05:42 +0000326
Matthias Fuchs1c686672008-04-21 14:42:17 +0200327/* Memory Bank 0 (Flash Bank 0) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200328#define CONFIG_SYS_EBC_PB0AP 0x92015480
329#define CONFIG_SYS_EBC_PB0CR FLASH0_BA | 0x9A000 /* BAS=0xFF0,BS=16MB,BU=R/W,BW=16bit*/
330#define CONFIG_SYS_EBC_PB0AP_HWREV8 CONFIG_SYS_EBC_PB0AP
331#define CONFIG_SYS_EBC_PB0CR_HWREV8 FLASH1_BA | 0xBA000 /* BS=32MB */
stroesea20b27a2004-12-16 18:05:42 +0000332
Matthias Fuchs1c686672008-04-21 14:42:17 +0200333/* Memory Bank 1 (Flash Bank 1) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200334#define CONFIG_SYS_EBC_PB1AP 0x92015480
335#define CONFIG_SYS_EBC_PB1CR FLASH1_BA | 0x9A000 /* BAS=0xFE0,BS=16MB,BU=R/W,BW=16bit*/
stroesea20b27a2004-12-16 18:05:42 +0000336
337/* Memory Bank 2 (CAN0, 1, RTC, Duart) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200338#define CONFIG_SYS_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
339#define CONFIG_SYS_EBC_PB2CR CAN_BA | 0x18000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
stroesea20b27a2004-12-16 18:05:42 +0000340
341/* Memory Bank 3 (CompactFlash IDE, FPGA internal) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200342#define CONFIG_SYS_EBC_PB3AP 0x010059C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
343#define CONFIG_SYS_EBC_PB3CR CF_BA | 0x1A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
stroesea20b27a2004-12-16 18:05:42 +0000344
345/* Memory Bank 4 (PCMCIA Slot 1) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200346#define CONFIG_SYS_EBC_PB4AP 0x050007C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
347#define CONFIG_SYS_EBC_PB4CR PCMCIA1_BA | 0xFA000 /*BAS=0x200,BS=128MB,BU=R/W,BW=16bit*/
stroesea20b27a2004-12-16 18:05:42 +0000348
349/* Memory Bank 5 (Epson VGA) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200350#define CONFIG_SYS_EBC_PB5AP 0x03805380 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=0 */
351#define CONFIG_SYS_EBC_PB5CR VGA_BA | 0x5A000 /* BAS=0xF10,BS=4MB,BU=R/W,BW=16bit */
stroesea20b27a2004-12-16 18:05:42 +0000352
353/* Memory Bank 6 (PCMCIA Slot 2) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200354#define CONFIG_SYS_EBC_PB6AP 0x050007C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
355#define CONFIG_SYS_EBC_PB6CR PCMCIA2_BA | 0xFA000 /*BAS=0x280,BS=128MB,BU=R/W,BW=16bit*/
stroesea20b27a2004-12-16 18:05:42 +0000356
Matthias Fuchs1c686672008-04-21 14:42:17 +0200357/*
stroesea20b27a2004-12-16 18:05:42 +0000358 * FPGA stuff
359 */
360
361/* FPGA internal regs */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200362#define CONFIG_SYS_FPGA_CTRL 0x008
363#define CONFIG_SYS_FPGA_CTRL2 0x00a
stroesea20b27a2004-12-16 18:05:42 +0000364
365/* FPGA Control Reg */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200366#define CONFIG_SYS_FPGA_CTRL_CF_RESET 0x0001
367#define CONFIG_SYS_FPGA_CTRL_WDI 0x0002
368#define CONFIG_SYS_FPGA_CTRL_PS2_RESET 0x0020
stroesea20b27a2004-12-16 18:05:42 +0000369
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200370#define CONFIG_SYS_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
371#define CONFIG_SYS_FPGA_MAX_SIZE 80*1024 /* 80kByte is enough for XC2S50 */
stroesea20b27a2004-12-16 18:05:42 +0000372
373/* FPGA program pin configuration */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200374#define CONFIG_SYS_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
375#define CONFIG_SYS_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
376#define CONFIG_SYS_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
377#define CONFIG_SYS_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
378#define CONFIG_SYS_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
stroesea20b27a2004-12-16 18:05:42 +0000379
Matthias Fuchs1c686672008-04-21 14:42:17 +0200380/*
stroesea20b27a2004-12-16 18:05:42 +0000381 * LCD Setup
382 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200383#define CONFIG_SYS_LCD_BIG_MEM (VGA_BA + 0x200000) /* S1D13806 Mem Base */
384#define CONFIG_SYS_LCD_BIG_REG VGA_BA /* S1D13806 Reg Base */
stroesea20b27a2004-12-16 18:05:42 +0000385
Matthias Fuchs1c686672008-04-21 14:42:17 +0200386#define CONFIG_LCD_BIG 2 /* Epson S1D13806 used */
stroesea20b27a2004-12-16 18:05:42 +0000387
388/* Image information... */
Matthias Fuchs1c686672008-04-21 14:42:17 +0200389#define CONFIG_LCD_USED CONFIG_LCD_BIG
stroesea20b27a2004-12-16 18:05:42 +0000390
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200391#define CONFIG_SYS_LCD_MEM CONFIG_SYS_LCD_BIG_MEM
392#define CONFIG_SYS_LCD_REG CONFIG_SYS_LCD_BIG_REG
stroesea20b27a2004-12-16 18:05:42 +0000393
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200394#define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE (1 << 20)
stroesea20b27a2004-12-16 18:05:42 +0000395
Matthias Fuchs1c686672008-04-21 14:42:17 +0200396/*
stroesea20b27a2004-12-16 18:05:42 +0000397 * Definitions for initial stack pointer and data area (in data cache)
398 */
399
400/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200401#define CONFIG_SYS_TEMP_STACK_OCM 1
stroesea20b27a2004-12-16 18:05:42 +0000402
403/* On Chip Memory location */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200404#define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
405#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
stroesea20b27a2004-12-16 18:05:42 +0000406
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200407#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200408#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of used area in RAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200409#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Matthias Fuchs8e048c42008-04-25 12:01:39 +0200410/* reserve some memory for BOOT limit info */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200411#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - 16)
Matthias Fuchs8e048c42008-04-25 12:01:39 +0200412
413#ifdef CONFIG_BOOTCOUNT_LIMIT /* reserve 2 word for bootcount limit */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200414#define CONFIG_SYS_BOOTCOUNT_ADDR (CONFIG_SYS_GBL_DATA_OFFSET - 8)
Matthias Fuchs8e048c42008-04-25 12:01:39 +0200415#endif
stroesea20b27a2004-12-16 18:05:42 +0000416
417/*
Matthias Fuchs1c686672008-04-21 14:42:17 +0200418 * PCI OHCI controller
419 */
420#define CONFIG_USB_OHCI_NEW 1
421#define CONFIG_PCI_OHCI 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200422#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
423#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
424#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
Matthias Fuchs1c686672008-04-21 14:42:17 +0200425#define CONFIG_USB_STORAGE 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200426#define CONFIG_SYS_USB_OHCI_BOARD_INIT 1
Matthias Fuchs1c686672008-04-21 14:42:17 +0200427
428#endif /* __CONFIG_H */