blob: dda246530e9640080ac2932ab610a0a89dee5907 [file] [log] [blame]
wdenk0442ed82002-11-03 10:24:00 +00001/*
2 * linux/include/asm-arm/arch-pxa/pxa-regs.h
3 *
4 * Author: Nicolas Pitre
5 * Created: Jun 15, 2001
6 * Copyright: MontaVista Software Inc.
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
wdenk43d96162003-03-06 00:02:04 +000013#ifndef PXA_REGS_H
14#define PXA_REGS_H 1
wdenk0442ed82002-11-03 10:24:00 +000015
16/* FIXME hack so that SA-1111.h will work [cb] */
17
18#ifndef __ASSEMBLY__
19typedef unsigned short Word16 ;
20typedef unsigned int Word32 ;
21typedef Word32 Word ;
22typedef Word Quad [4] ;
23typedef void *Address ;
24typedef void (*ExcpHndlr) (void) ;
25#endif
26
27#ifndef __ASSEMBLY__
28#define io_p2v(PhAdd) (PhAdd)
29#define __REG(x) (*((volatile u32 *)io_p2v(x)))
30#else
31#define __REG(x) (x)
32#endif
33
34/*
35 * PXA Chip selects
36 */
37
38#define PXA_CS0_PHYS 0x00000000
39#define PXA_CS1_PHYS 0x04000000
40#define PXA_CS2_PHYS 0x08000000
41#define PXA_CS3_PHYS 0x0C000000
42#define PXA_CS4_PHYS 0x10000000
43#define PXA_CS5_PHYS 0x14000000
44
45
46/*
47 * Personal Computer Memory Card International Association (PCMCIA) sockets
48 */
49
50#define PCMCIAPrtSp 0x04000000 /* PCMCIA Partition Space [byte] */
51#define PCMCIASp (4*PCMCIAPrtSp) /* PCMCIA Space [byte] */
52#define PCMCIAIOSp PCMCIAPrtSp /* PCMCIA I/O Space [byte] */
53#define PCMCIAAttrSp PCMCIAPrtSp /* PCMCIA Attribute Space [byte] */
54#define PCMCIAMemSp PCMCIAPrtSp /* PCMCIA Memory Space [byte] */
55
56#define PCMCIA0Sp PCMCIASp /* PCMCIA 0 Space [byte] */
57#define PCMCIA0IOSp PCMCIAIOSp /* PCMCIA 0 I/O Space [byte] */
58#define PCMCIA0AttrSp PCMCIAAttrSp /* PCMCIA 0 Attribute Space [byte] */
59#define PCMCIA0MemSp PCMCIAMemSp /* PCMCIA 0 Memory Space [byte] */
60
61#define PCMCIA1Sp PCMCIASp /* PCMCIA 1 Space [byte] */
62#define PCMCIA1IOSp PCMCIAIOSp /* PCMCIA 1 I/O Space [byte] */
63#define PCMCIA1AttrSp PCMCIAAttrSp /* PCMCIA 1 Attribute Space [byte] */
64#define PCMCIA1MemSp PCMCIAMemSp /* PCMCIA 1 Memory Space [byte] */
65
66#define _PCMCIA(Nb) /* PCMCIA [0..1] */ \
67 (0x20000000 + (Nb)*PCMCIASp)
68#define _PCMCIAIO(Nb) _PCMCIA (Nb) /* PCMCIA I/O [0..1] */
69#define _PCMCIAAttr(Nb) /* PCMCIA Attribute [0..1] */ \
70 (_PCMCIA (Nb) + 2*PCMCIAPrtSp)
71#define _PCMCIAMem(Nb) /* PCMCIA Memory [0..1] */ \
72 (_PCMCIA (Nb) + 3*PCMCIAPrtSp)
73
74#define _PCMCIA0 _PCMCIA (0) /* PCMCIA 0 */
75#define _PCMCIA0IO _PCMCIAIO (0) /* PCMCIA 0 I/O */
76#define _PCMCIA0Attr _PCMCIAAttr (0) /* PCMCIA 0 Attribute */
77#define _PCMCIA0Mem _PCMCIAMem (0) /* PCMCIA 0 Memory */
78
79#define _PCMCIA1 _PCMCIA (1) /* PCMCIA 1 */
80#define _PCMCIA1IO _PCMCIAIO (1) /* PCMCIA 1 I/O */
81#define _PCMCIA1Attr _PCMCIAAttr (1) /* PCMCIA 1 Attribute */
82#define _PCMCIA1Mem _PCMCIAMem (1) /* PCMCIA 1 Memory */
83
84
85
86/*
87 * DMA Controller
88 */
89
90#define DCSR0 __REG(0x40000000) /* DMA Control / Status Register for Channel 0 */
91#define DCSR1 __REG(0x40000004) /* DMA Control / Status Register for Channel 1 */
92#define DCSR2 __REG(0x40000008) /* DMA Control / Status Register for Channel 2 */
93#define DCSR3 __REG(0x4000000c) /* DMA Control / Status Register for Channel 3 */
94#define DCSR4 __REG(0x40000010) /* DMA Control / Status Register for Channel 4 */
95#define DCSR5 __REG(0x40000014) /* DMA Control / Status Register for Channel 5 */
96#define DCSR6 __REG(0x40000018) /* DMA Control / Status Register for Channel 6 */
97#define DCSR7 __REG(0x4000001c) /* DMA Control / Status Register for Channel 7 */
98#define DCSR8 __REG(0x40000020) /* DMA Control / Status Register for Channel 8 */
99#define DCSR9 __REG(0x40000024) /* DMA Control / Status Register for Channel 9 */
100#define DCSR10 __REG(0x40000028) /* DMA Control / Status Register for Channel 10 */
101#define DCSR11 __REG(0x4000002c) /* DMA Control / Status Register for Channel 11 */
102#define DCSR12 __REG(0x40000030) /* DMA Control / Status Register for Channel 12 */
103#define DCSR13 __REG(0x40000034) /* DMA Control / Status Register for Channel 13 */
104#define DCSR14 __REG(0x40000038) /* DMA Control / Status Register for Channel 14 */
105#define DCSR15 __REG(0x4000003c) /* DMA Control / Status Register for Channel 15 */
106
107#define DCSR(x) __REG2(0x40000000, (x) << 2)
108
109#define DCSR_RUN (1 << 31) /* Run Bit (read / write) */
110#define DCSR_NODESC (1 << 30) /* No-Descriptor Fetch (read / write) */
111#define DCSR_STOPIRQEN (1 << 29) /* Stop Interrupt Enable (read / write) */
112#define DCSR_REQPEND (1 << 8) /* Request Pending (read-only) */
113#define DCSR_STOPSTATE (1 << 3) /* Stop State (read-only) */
114#define DCSR_ENDINTR (1 << 2) /* End Interrupt (read / write) */
115#define DCSR_STARTINTR (1 << 1) /* Start Interrupt (read / write) */
116#define DCSR_BUSERR (1 << 0) /* Bus Error Interrupt (read / write) */
117
118#define DINT __REG(0x400000f0) /* DMA Interrupt Register */
119
120#define DRCMR0 __REG(0x40000100) /* Request to Channel Map Register for DREQ 0 */
121#define DRCMR1 __REG(0x40000104) /* Request to Channel Map Register for DREQ 1 */
122#define DRCMR2 __REG(0x40000108) /* Request to Channel Map Register for I2S receive Request */
123#define DRCMR3 __REG(0x4000010c) /* Request to Channel Map Register for I2S transmit Request */
124#define DRCMR4 __REG(0x40000110) /* Request to Channel Map Register for BTUART receive Request */
125#define DRCMR5 __REG(0x40000114) /* Request to Channel Map Register for BTUART transmit Request. */
126#define DRCMR6 __REG(0x40000118) /* Request to Channel Map Register for FFUART receive Request */
127#define DRCMR7 __REG(0x4000011c) /* Request to Channel Map Register for FFUART transmit Request */
128#define DRCMR8 __REG(0x40000120) /* Request to Channel Map Register for AC97 microphone Request */
129#define DRCMR9 __REG(0x40000124) /* Request to Channel Map Register for AC97 modem receive Request */
130#define DRCMR10 __REG(0x40000128) /* Request to Channel Map Register for AC97 modem transmit Request */
131#define DRCMR11 __REG(0x4000012c) /* Request to Channel Map Register for AC97 audio receive Request */
132#define DRCMR12 __REG(0x40000130) /* Request to Channel Map Register for AC97 audio transmit Request */
133#define DRCMR13 __REG(0x40000134) /* Request to Channel Map Register for SSP receive Request */
134#define DRCMR14 __REG(0x40000138) /* Request to Channel Map Register for SSP transmit Request */
135#define DRCMR15 __REG(0x4000013c) /* Reserved */
136#define DRCMR16 __REG(0x40000140) /* Reserved */
137#define DRCMR17 __REG(0x40000144) /* Request to Channel Map Register for ICP receive Request */
138#define DRCMR18 __REG(0x40000148) /* Request to Channel Map Register for ICP transmit Request */
139#define DRCMR19 __REG(0x4000014c) /* Request to Channel Map Register for STUART receive Request */
140#define DRCMR20 __REG(0x40000150) /* Request to Channel Map Register for STUART transmit Request */
141#define DRCMR21 __REG(0x40000154) /* Request to Channel Map Register for MMC receive Request */
142#define DRCMR22 __REG(0x40000158) /* Request to Channel Map Register for MMC transmit Request */
143#define DRCMR23 __REG(0x4000015c) /* Reserved */
144#define DRCMR24 __REG(0x40000160) /* Reserved */
145#define DRCMR25 __REG(0x40000164) /* Request to Channel Map Register for USB endpoint 1 Request */
146#define DRCMR26 __REG(0x40000168) /* Request to Channel Map Register for USB endpoint 2 Request */
147#define DRCMR27 __REG(0x4000016C) /* Request to Channel Map Register for USB endpoint 3 Request */
148#define DRCMR28 __REG(0x40000170) /* Request to Channel Map Register for USB endpoint 4 Request */
149#define DRCMR29 __REG(0x40000174) /* Reserved */
150#define DRCMR30 __REG(0x40000178) /* Request to Channel Map Register for USB endpoint 6 Request */
151#define DRCMR31 __REG(0x4000017C) /* Request to Channel Map Register for USB endpoint 7 Request */
152#define DRCMR32 __REG(0x40000180) /* Request to Channel Map Register for USB endpoint 8 Request */
153#define DRCMR33 __REG(0x40000184) /* Request to Channel Map Register for USB endpoint 9 Request */
154#define DRCMR34 __REG(0x40000188) /* Reserved */
155#define DRCMR35 __REG(0x4000018C) /* Request to Channel Map Register for USB endpoint 11 Request */
156#define DRCMR36 __REG(0x40000190) /* Request to Channel Map Register for USB endpoint 12 Request */
157#define DRCMR37 __REG(0x40000194) /* Request to Channel Map Register for USB endpoint 13 Request */
158#define DRCMR38 __REG(0x40000198) /* Request to Channel Map Register for USB endpoint 14 Request */
159#define DRCMR39 __REG(0x4000019C) /* Reserved */
160
161#define DRCMRRXSADR DRCMR2
162#define DRCMRTXSADR DRCMR3
163#define DRCMRRXBTRBR DRCMR4
164#define DRCMRTXBTTHR DRCMR5
165#define DRCMRRXFFRBR DRCMR6
166#define DRCMRTXFFTHR DRCMR7
167#define DRCMRRXMCDR DRCMR8
168#define DRCMRRXMODR DRCMR9
169#define DRCMRTXMODR DRCMR10
170#define DRCMRRXPCDR DRCMR11
171#define DRCMRTXPCDR DRCMR12
172#define DRCMRRXSSDR DRCMR13
173#define DRCMRTXSSDR DRCMR14
174#define DRCMRRXICDR DRCMR17
175#define DRCMRTXICDR DRCMR18
176#define DRCMRRXSTRBR DRCMR19
177#define DRCMRTXSTTHR DRCMR20
178#define DRCMRRXMMC DRCMR21
179#define DRCMRTXMMC DRCMR22
180
181#define DRCMR_MAPVLD (1 << 7) /* Map Valid (read / write) */
182#define DRCMR_CHLNUM 0x0f /* mask for Channel Number (read / write) */
183
184#define DDADR0 __REG(0x40000200) /* DMA Descriptor Address Register Channel 0 */
185#define DSADR0 __REG(0x40000204) /* DMA Source Address Register Channel 0 */
186#define DTADR0 __REG(0x40000208) /* DMA Target Address Register Channel 0 */
187#define DCMD0 __REG(0x4000020c) /* DMA Command Address Register Channel 0 */
188#define DDADR1 __REG(0x40000210) /* DMA Descriptor Address Register Channel 1 */
189#define DSADR1 __REG(0x40000214) /* DMA Source Address Register Channel 1 */
190#define DTADR1 __REG(0x40000218) /* DMA Target Address Register Channel 1 */
191#define DCMD1 __REG(0x4000021c) /* DMA Command Address Register Channel 1 */
192#define DDADR2 __REG(0x40000220) /* DMA Descriptor Address Register Channel 2 */
193#define DSADR2 __REG(0x40000224) /* DMA Source Address Register Channel 2 */
194#define DTADR2 __REG(0x40000228) /* DMA Target Address Register Channel 2 */
195#define DCMD2 __REG(0x4000022c) /* DMA Command Address Register Channel 2 */
196#define DDADR3 __REG(0x40000230) /* DMA Descriptor Address Register Channel 3 */
197#define DSADR3 __REG(0x40000234) /* DMA Source Address Register Channel 3 */
198#define DTADR3 __REG(0x40000238) /* DMA Target Address Register Channel 3 */
199#define DCMD3 __REG(0x4000023c) /* DMA Command Address Register Channel 3 */
200#define DDADR4 __REG(0x40000240) /* DMA Descriptor Address Register Channel 4 */
201#define DSADR4 __REG(0x40000244) /* DMA Source Address Register Channel 4 */
202#define DTADR4 __REG(0x40000248) /* DMA Target Address Register Channel 4 */
203#define DCMD4 __REG(0x4000024c) /* DMA Command Address Register Channel 4 */
204#define DDADR5 __REG(0x40000250) /* DMA Descriptor Address Register Channel 5 */
205#define DSADR5 __REG(0x40000254) /* DMA Source Address Register Channel 5 */
206#define DTADR5 __REG(0x40000258) /* DMA Target Address Register Channel 5 */
207#define DCMD5 __REG(0x4000025c) /* DMA Command Address Register Channel 5 */
208#define DDADR6 __REG(0x40000260) /* DMA Descriptor Address Register Channel 6 */
209#define DSADR6 __REG(0x40000264) /* DMA Source Address Register Channel 6 */
210#define DTADR6 __REG(0x40000268) /* DMA Target Address Register Channel 6 */
211#define DCMD6 __REG(0x4000026c) /* DMA Command Address Register Channel 6 */
212#define DDADR7 __REG(0x40000270) /* DMA Descriptor Address Register Channel 7 */
213#define DSADR7 __REG(0x40000274) /* DMA Source Address Register Channel 7 */
214#define DTADR7 __REG(0x40000278) /* DMA Target Address Register Channel 7 */
215#define DCMD7 __REG(0x4000027c) /* DMA Command Address Register Channel 7 */
216#define DDADR8 __REG(0x40000280) /* DMA Descriptor Address Register Channel 8 */
217#define DSADR8 __REG(0x40000284) /* DMA Source Address Register Channel 8 */
218#define DTADR8 __REG(0x40000288) /* DMA Target Address Register Channel 8 */
219#define DCMD8 __REG(0x4000028c) /* DMA Command Address Register Channel 8 */
220#define DDADR9 __REG(0x40000290) /* DMA Descriptor Address Register Channel 9 */
221#define DSADR9 __REG(0x40000294) /* DMA Source Address Register Channel 9 */
222#define DTADR9 __REG(0x40000298) /* DMA Target Address Register Channel 9 */
223#define DCMD9 __REG(0x4000029c) /* DMA Command Address Register Channel 9 */
224#define DDADR10 __REG(0x400002a0) /* DMA Descriptor Address Register Channel 10 */
225#define DSADR10 __REG(0x400002a4) /* DMA Source Address Register Channel 10 */
226#define DTADR10 __REG(0x400002a8) /* DMA Target Address Register Channel 10 */
227#define DCMD10 __REG(0x400002ac) /* DMA Command Address Register Channel 10 */
228#define DDADR11 __REG(0x400002b0) /* DMA Descriptor Address Register Channel 11 */
229#define DSADR11 __REG(0x400002b4) /* DMA Source Address Register Channel 11 */
230#define DTADR11 __REG(0x400002b8) /* DMA Target Address Register Channel 11 */
231#define DCMD11 __REG(0x400002bc) /* DMA Command Address Register Channel 11 */
232#define DDADR12 __REG(0x400002c0) /* DMA Descriptor Address Register Channel 12 */
233#define DSADR12 __REG(0x400002c4) /* DMA Source Address Register Channel 12 */
234#define DTADR12 __REG(0x400002c8) /* DMA Target Address Register Channel 12 */
235#define DCMD12 __REG(0x400002cc) /* DMA Command Address Register Channel 12 */
236#define DDADR13 __REG(0x400002d0) /* DMA Descriptor Address Register Channel 13 */
237#define DSADR13 __REG(0x400002d4) /* DMA Source Address Register Channel 13 */
238#define DTADR13 __REG(0x400002d8) /* DMA Target Address Register Channel 13 */
239#define DCMD13 __REG(0x400002dc) /* DMA Command Address Register Channel 13 */
240#define DDADR14 __REG(0x400002e0) /* DMA Descriptor Address Register Channel 14 */
241#define DSADR14 __REG(0x400002e4) /* DMA Source Address Register Channel 14 */
242#define DTADR14 __REG(0x400002e8) /* DMA Target Address Register Channel 14 */
243#define DCMD14 __REG(0x400002ec) /* DMA Command Address Register Channel 14 */
244#define DDADR15 __REG(0x400002f0) /* DMA Descriptor Address Register Channel 15 */
245#define DSADR15 __REG(0x400002f4) /* DMA Source Address Register Channel 15 */
246#define DTADR15 __REG(0x400002f8) /* DMA Target Address Register Channel 15 */
247#define DCMD15 __REG(0x400002fc) /* DMA Command Address Register Channel 15 */
248
249#define DDADR(x) __REG2(0x40000200, (x) << 4)
250#define DSADR(x) __REG2(0x40000204, (x) << 4)
251#define DTADR(x) __REG2(0x40000208, (x) << 4)
252#define DCMD(x) __REG2(0x4000020c, (x) << 4)
253
254#define DDADR_DESCADDR 0xfffffff0 /* Address of next descriptor (mask) */
255#define DDADR_STOP (1 << 0) /* Stop (read / write) */
256
257#define DCMD_INCSRCADDR (1 << 31) /* Source Address Increment Setting. */
258#define DCMD_INCTRGADDR (1 << 30) /* Target Address Increment Setting. */
259#define DCMD_FLOWSRC (1 << 29) /* Flow Control by the source. */
260#define DCMD_FLOWTRG (1 << 28) /* Flow Control by the target. */
261#define DCMD_STARTIRQEN (1 << 22) /* Start Interrupt Enable */
262#define DCMD_ENDIRQEN (1 << 21) /* End Interrupt Enable */
263#define DCMD_ENDIAN (1 << 18) /* Device Endian-ness. */
264#define DCMD_BURST8 (1 << 16) /* 8 byte burst */
265#define DCMD_BURST16 (2 << 16) /* 16 byte burst */
266#define DCMD_BURST32 (3 << 16) /* 32 byte burst */
267#define DCMD_WIDTH1 (1 << 14) /* 1 byte width */
268#define DCMD_WIDTH2 (2 << 14) /* 2 byte width (HalfWord) */
269#define DCMD_WIDTH4 (3 << 14) /* 4 byte width (Word) */
270#define DCMD_LENGTH 0x01fff /* length mask (max = 8K - 1) */
271
272/* default combinations */
273#define DCMD_RXPCDR (DCMD_INCTRGADDR|DCMD_FLOWSRC|DCMD_BURST32|DCMD_WIDTH4)
274#define DCMD_RXMCDR (DCMD_INCTRGADDR|DCMD_FLOWSRC|DCMD_BURST32|DCMD_WIDTH4)
275#define DCMD_TXPCDR (DCMD_INCSRCADDR|DCMD_FLOWTRG|DCMD_BURST32|DCMD_WIDTH4)
276
277
278/*
279 * UARTs
280 */
281
282/* Full Function UART (FFUART) */
283#define FFUART FFRBR
284#define FFRBR __REG(0x40100000) /* Receive Buffer Register (read only) */
285#define FFTHR __REG(0x40100000) /* Transmit Holding Register (write only) */
286#define FFIER __REG(0x40100004) /* Interrupt Enable Register (read/write) */
287#define FFIIR __REG(0x40100008) /* Interrupt ID Register (read only) */
288#define FFFCR __REG(0x40100008) /* FIFO Control Register (write only) */
289#define FFLCR __REG(0x4010000C) /* Line Control Register (read/write) */
290#define FFMCR __REG(0x40100010) /* Modem Control Register (read/write) */
291#define FFLSR __REG(0x40100014) /* Line Status Register (read only) */
292#define FFMSR __REG(0x40100018) /* Modem Status Register (read only) */
293#define FFSPR __REG(0x4010001C) /* Scratch Pad Register (read/write) */
294#define FFISR __REG(0x40100020) /* Infrared Selection Register (read/write) */
295#define FFDLL __REG(0x40100000) /* Divisor Latch Low Register (DLAB = 1) (read/write) */
296#define FFDLH __REG(0x40100004) /* Divisor Latch High Register (DLAB = 1) (read/write) */
297
298/* Bluetooth UART (BTUART) */
299#define BTUART BTRBR
300#define BTRBR __REG(0x40200000) /* Receive Buffer Register (read only) */
301#define BTTHR __REG(0x40200000) /* Transmit Holding Register (write only) */
302#define BTIER __REG(0x40200004) /* Interrupt Enable Register (read/write) */
303#define BTIIR __REG(0x40200008) /* Interrupt ID Register (read only) */
304#define BTFCR __REG(0x40200008) /* FIFO Control Register (write only) */
305#define BTLCR __REG(0x4020000C) /* Line Control Register (read/write) */
306#define BTMCR __REG(0x40200010) /* Modem Control Register (read/write) */
307#define BTLSR __REG(0x40200014) /* Line Status Register (read only) */
308#define BTMSR __REG(0x40200018) /* Modem Status Register (read only) */
309#define BTSPR __REG(0x4020001C) /* Scratch Pad Register (read/write) */
310#define BTISR __REG(0x40200020) /* Infrared Selection Register (read/write) */
311#define BTDLL __REG(0x40200000) /* Divisor Latch Low Register (DLAB = 1) (read/write) */
312#define BTDLH __REG(0x40200004) /* Divisor Latch High Register (DLAB = 1) (read/write) */
313
314/* Standard UART (STUART) */
315#define STUART STRBR
316#define STRBR __REG(0x40700000) /* Receive Buffer Register (read only) */
317#define STTHR __REG(0x40700000) /* Transmit Holding Register (write only) */
318#define STIER __REG(0x40700004) /* Interrupt Enable Register (read/write) */
319#define STIIR __REG(0x40700008) /* Interrupt ID Register (read only) */
320#define STFCR __REG(0x40700008) /* FIFO Control Register (write only) */
321#define STLCR __REG(0x4070000C) /* Line Control Register (read/write) */
322#define STMCR __REG(0x40700010) /* Modem Control Register (read/write) */
323#define STLSR __REG(0x40700014) /* Line Status Register (read only) */
324#define STMSR __REG(0x40700018) /* Reserved */
325#define STSPR __REG(0x4070001C) /* Scratch Pad Register (read/write) */
326#define STISR __REG(0x40700020) /* Infrared Selection Register (read/write) */
327#define STDLL __REG(0x40700000) /* Divisor Latch Low Register (DLAB = 1) (read/write) */
328#define STDLH __REG(0x40700004) /* Divisor Latch High Register (DLAB = 1) (read/write) */
329
330#define IER_DMAE (1 << 7) /* DMA Requests Enable */
331#define IER_UUE (1 << 6) /* UART Unit Enable */
332#define IER_NRZE (1 << 5) /* NRZ coding Enable */
333#define IER_RTIOE (1 << 4) /* Receiver Time Out Interrupt Enable */
334#define IER_MIE (1 << 3) /* Modem Interrupt Enable */
335#define IER_RLSE (1 << 2) /* Receiver Line Status Interrupt Enable */
336#define IER_TIE (1 << 1) /* Transmit Data request Interrupt Enable */
337#define IER_RAVIE (1 << 0) /* Receiver Data Available Interrupt Enable */
338
339#define IIR_FIFOES1 (1 << 7) /* FIFO Mode Enable Status */
340#define IIR_FIFOES0 (1 << 6) /* FIFO Mode Enable Status */
341#define IIR_TOD (1 << 3) /* Time Out Detected */
342#define IIR_IID2 (1 << 2) /* Interrupt Source Encoded */
343#define IIR_IID1 (1 << 1) /* Interrupt Source Encoded */
344#define IIR_IP (1 << 0) /* Interrupt Pending (active low) */
345
346#define FCR_ITL2 (1 << 7) /* Interrupt Trigger Level */
347#define FCR_ITL1 (1 << 6) /* Interrupt Trigger Level */
348#define FCR_RESETTF (1 << 2) /* Reset Transmitter FIFO */
349#define FCR_RESETRF (1 << 1) /* Reset Receiver FIFO */
350#define FCR_TRFIFOE (1 << 0) /* Transmit and Receive FIFO Enable */
351#define FCR_ITL_1 (0)
352#define FCR_ITL_8 (FCR_ITL1)
353#define FCR_ITL_16 (FCR_ITL2)
354#define FCR_ITL_32 (FCR_ITL2|FCR_ITL1)
355
356#define LCR_DLAB (1 << 7) /* Divisor Latch Access Bit */
357#define LCR_SB (1 << 6) /* Set Break */
358#define LCR_STKYP (1 << 5) /* Sticky Parity */
359#define LCR_EPS (1 << 4) /* Even Parity Select */
360#define LCR_PEN (1 << 3) /* Parity Enable */
361#define LCR_STB (1 << 2) /* Stop Bit */
362#define LCR_WLS1 (1 << 1) /* Word Length Select */
363#define LCR_WLS0 (1 << 0) /* Word Length Select */
364
365#define LSR_FIFOE (1 << 7) /* FIFO Error Status */
366#define LSR_TEMT (1 << 6) /* Transmitter Empty */
367#define LSR_TDRQ (1 << 5) /* Transmit Data Request */
368#define LSR_BI (1 << 4) /* Break Interrupt */
369#define LSR_FE (1 << 3) /* Framing Error */
370#define LSR_PE (1 << 2) /* Parity Error */
371#define LSR_OE (1 << 1) /* Overrun Error */
372#define LSR_DR (1 << 0) /* Data Ready */
373
374#define MCR_LOOP (1 << 4) */
375#define MCR_OUT2 (1 << 3) /* force MSR_DCD in loopback mode */
376#define MCR_OUT1 (1 << 2) /* force MSR_RI in loopback mode */
377#define MCR_RTS (1 << 1) /* Request to Send */
378#define MCR_DTR (1 << 0) /* Data Terminal Ready */
379
380#define MSR_DCD (1 << 7) /* Data Carrier Detect */
381#define MSR_RI (1 << 6) /* Ring Indicator */
382#define MSR_DSR (1 << 5) /* Data Set Ready */
383#define MSR_CTS (1 << 4) /* Clear To Send */
384#define MSR_DDCD (1 << 3) /* Delta Data Carrier Detect */
385#define MSR_TERI (1 << 2) /* Trailing Edge Ring Indicator */
386#define MSR_DDSR (1 << 1) /* Delta Data Set Ready */
387#define MSR_DCTS (1 << 0) /* Delta Clear To Send */
388
389/*
390 * IrSR (Infrared Selection Register)
391 */
392#define IrSR_OFFSET 0x20
393
394#define IrSR_RXPL_NEG_IS_ZERO (1<<4)
395#define IrSR_RXPL_POS_IS_ZERO 0x0
396#define IrSR_TXPL_NEG_IS_ZERO (1<<3)
397#define IrSR_TXPL_POS_IS_ZERO 0x0
398#define IrSR_XMODE_PULSE_1_6 (1<<2)
399#define IrSR_XMODE_PULSE_3_16 0x0
400#define IrSR_RCVEIR_IR_MODE (1<<1)
401#define IrSR_RCVEIR_UART_MODE 0x0
402#define IrSR_XMITIR_IR_MODE (1<<0)
403#define IrSR_XMITIR_UART_MODE 0x0
404
405#define IrSR_IR_RECEIVE_ON (\
406 IrSR_RXPL_NEG_IS_ZERO | \
407 IrSR_TXPL_POS_IS_ZERO | \
408 IrSR_XMODE_PULSE_3_16 | \
409 IrSR_RCVEIR_IR_MODE | \
410 IrSR_XMITIR_UART_MODE)
411
412#define IrSR_IR_TRANSMIT_ON (\
413 IrSR_RXPL_NEG_IS_ZERO | \
414 IrSR_TXPL_POS_IS_ZERO | \
415 IrSR_XMODE_PULSE_3_16 | \
416 IrSR_RCVEIR_UART_MODE | \
417 IrSR_XMITIR_IR_MODE)
418
419
420/*
421 * I2C registers
422 */
423
424#define IBMR __REG(0x40301680) /* I2C Bus Monitor Register - IBMR */
425#define IDBR __REG(0x40301688) /* I2C Data Buffer Register - IDBR */
426#define ICR __REG(0x40301690) /* I2C Control Register - ICR */
427#define ISR __REG(0x40301698) /* I2C Status Register - ISR */
428#define ISAR __REG(0x403016A0) /* I2C Slave Address Register - ISAR */
429
wdenk43d96162003-03-06 00:02:04 +0000430/* ----- Control register bits ---------------------------------------- */
431
432#define ICR_START 0x1 /* start bit */
433#define ICR_STOP 0x2 /* stop bit */
434#define ICR_ACKNAK 0x4 /* send ACK(0) or NAK(1) */
435#define ICR_TB 0x8 /* transfer byte bit */
436#define ICR_MA 0x10 /* master abort */
437#define ICR_SCLE 0x20 /* master clock enable */
438#define ICR_IUE 0x40 /* unit enable */
439#define ICR_GCD 0x80 /* general call disable */
440#define ICR_ITEIE 0x100 /* enable tx interrupts */
441#define ICR_IRFIE 0x200 /* enable rx interrupts */
442#define ICR_BEIE 0x400 /* enable bus error ints */
443#define ICR_SSDIE 0x800 /* slave STOP detected int enable */
444#define ICR_ALDIE 0x1000 /* enable arbitration interrupt */
445#define ICR_SADIE 0x2000 /* slave address detected int enable */
446#define ICR_UR 0x4000 /* unit reset */
447
448/* ----- Status register bits ----------------------------------------- */
449
450#define ISR_RWM 0x1 /* read/write mode */
451#define ISR_ACKNAK 0x2 /* ack/nak status */
452#define ISR_UB 0x4 /* unit busy */
453#define ISR_IBB 0x8 /* bus busy */
454#define ISR_SSD 0x10 /* slave stop detected */
455#define ISR_ALD 0x20 /* arbitration loss detected */
456#define ISR_ITE 0x40 /* tx buffer empty */
457#define ISR_IRF 0x80 /* rx buffer full */
458#define ISR_GCAD 0x100 /* general call address detected */
459#define ISR_SAD 0x200 /* slave address detected */
460#define ISR_BED 0x400 /* bus error no ACK/NAK */
461
wdenk0442ed82002-11-03 10:24:00 +0000462
463/*
464 * Serial Audio Controller
465 */
466
467
468/* FIXME the audio defines collide w/ the SA1111 defines. I don't like these
469 * short defines because there is too much chance of namespace collision */
470
471/*#define SACR0 __REG(0x40400000) / Global Control Register */
472/*#define SACR1 __REG(0x40400004) / Serial Audio I 2 S/MSB-Justified Control Register */
473/*#define SASR0 __REG(0x4040000C) / Serial Audio I 2 S/MSB-Justified Interface and FIFO Status Register */
474/*#define SAIMR __REG(0x40400014) / Serial Audio Interrupt Mask Register */
475/*#define SAICR __REG(0x40400018) / Serial Audio Interrupt Clear Register */
476/*#define SADIV __REG(0x40400060) / Audio Clock Divider Register. */
477/*#define SADR __REG(0x40400080) / Serial Audio Data Register (TX and RX FIFO access Register). */
478
479
480/*
481 * AC97 Controller registers
482 */
483
484#define POCR __REG(0x40500000) /* PCM Out Control Register */
485#define POCR_FEIE (1 << 3) /* FIFO Error Interrupt Enable */
486
487#define PICR __REG(0x40500004) /* PCM In Control Register */
488#define PICR_FEIE (1 << 3) /* FIFO Error Interrupt Enable */
489
490#define MCCR __REG(0x40500008) /* Mic In Control Register */
491#define MCCR_FEIE (1 << 3) /* FIFO Error Interrupt Enable */
492
493#define GCR __REG(0x4050000C) /* Global Control Register */
494#define GCR_CDONE_IE (1 << 19) /* Command Done Interrupt Enable */
495#define GCR_SDONE_IE (1 << 18) /* Status Done Interrupt Enable */
496#define GCR_SECRDY_IEN (1 << 9) /* Secondary Ready Interrupt Enable */
497#define GCR_PRIRDY_IEN (1 << 8) /* Primary Ready Interrupt Enable */
498#define GCR_SECRES_IEN (1 << 5) /* Secondary Resume Interrupt Enable */
499#define GCR_PRIRES_IEN (1 << 4) /* Primary Resume Interrupt Enable */
500#define GCR_ACLINK_OFF (1 << 3) /* AC-link Shut Off */
501#define GCR_WARM_RST (1 << 2) /* AC97 Warm Reset */
502#define GCR_COLD_RST (1 << 1) /* AC'97 Cold Reset (0 = active) */
503#define GCR_GIE (1 << 0) /* Codec GPI Interrupt Enable */
504
505#define POSR __REG(0x40500010) /* PCM Out Status Register */
506#define POSR_FIFOE (1 << 4) /* FIFO error */
507
508#define PISR __REG(0x40500014) /* PCM In Status Register */
509#define PISR_FIFOE (1 << 4) /* FIFO error */
510
511#define MCSR __REG(0x40500018) /* Mic In Status Register */
512#define MCSR_FIFOE (1 << 4) /* FIFO error */
513
514#define GSR __REG(0x4050001C) /* Global Status Register */
515#define GSR_CDONE (1 << 19) /* Command Done */
516#define GSR_SDONE (1 << 18) /* Status Done */
517#define GSR_RDCS (1 << 15) /* Read Completion Status */
518#define GSR_BIT3SLT12 (1 << 14) /* Bit 3 of slot 12 */
519#define GSR_BIT2SLT12 (1 << 13) /* Bit 2 of slot 12 */
520#define GSR_BIT1SLT12 (1 << 12) /* Bit 1 of slot 12 */
521#define GSR_SECRES (1 << 11) /* Secondary Resume Interrupt */
522#define GSR_PRIRES (1 << 10) /* Primary Resume Interrupt */
523#define GSR_SCR (1 << 9) /* Secondary Codec Ready */
524#define GSR_PCR (1 << 8) /* Primary Codec Ready */
525#define GSR_MINT (1 << 7) /* Mic In Interrupt */
526#define GSR_POINT (1 << 6) /* PCM Out Interrupt */
527#define GSR_PIINT (1 << 5) /* PCM In Interrupt */
528#define GSR_MOINT (1 << 2) /* Modem Out Interrupt */
529#define GSR_MIINT (1 << 1) /* Modem In Interrupt */
530#define GSR_GSCI (1 << 0) /* Codec GPI Status Change Interrupt */
531
532#define CAR __REG(0x40500020) /* CODEC Access Register */
533#define CAR_CAIP (1 << 0) /* Codec Access In Progress */
534
535#define PCDR __REG(0x40500040) /* PCM FIFO Data Register */
536#define MCDR __REG(0x40500060) /* Mic-in FIFO Data Register */
537
538#define MOCR __REG(0x40500100) /* Modem Out Control Register */
539#define MOCR_FEIE (1 << 3) /* FIFO Error */
540
541#define MICR __REG(0x40500108) /* Modem In Control Register */
542#define MICR_FEIE (1 << 3) /* FIFO Error */
543
544#define MOSR __REG(0x40500110) /* Modem Out Status Register */
545#define MOSR_FIFOE (1 << 4) /* FIFO error */
546
547#define MISR __REG(0x40500118) /* Modem In Status Register */
548#define MISR_FIFOE (1 << 4) /* FIFO error */
549
550#define MODR __REG(0x40500140) /* Modem FIFO Data Register */
551
552#define PAC_REG_BASE __REG(0x40500200) /* Primary Audio Codec */
553#define SAC_REG_BASE __REG(0x40500300) /* Secondary Audio Codec */
554#define PMC_REG_BASE __REG(0x40500400) /* Primary Modem Codec */
555#define SMC_REG_BASE __REG(0x40500500) /* Secondary Modem Codec */
556
557
558/*
559 * USB Device Controller
560 */
561
562#define UDCCR __REG(0x40600000) /* UDC Control Register */
563#define UDCCS0 __REG(0x40600010) /* UDC Endpoint 0 Control/Status Register */
564#define UDCCS1 __REG(0x40600014) /* UDC Endpoint 1 (IN) Control/Status Register */
565#define UDCCS2 __REG(0x40600018) /* UDC Endpoint 2 (OUT) Control/Status Register */
566#define UDCCS3 __REG(0x4060001C) /* UDC Endpoint 3 (IN) Control/Status Register */
567#define UDCCS4 __REG(0x40600020) /* UDC Endpoint 4 (OUT) Control/Status Register */
568#define UDCCS5 __REG(0x40600024) /* UDC Endpoint 5 (Interrupt) Control/Status Register */
569#define UDCCS6 __REG(0x40600028) /* UDC Endpoint 6 (IN) Control/Status Register */
570#define UDCCS7 __REG(0x4060002C) /* UDC Endpoint 7 (OUT) Control/Status Register */
571#define UDCCS8 __REG(0x40600030) /* UDC Endpoint 8 (IN) Control/Status Register */
572#define UDCCS9 __REG(0x40600034) /* UDC Endpoint 9 (OUT) Control/Status Register */
573#define UDCCS10 __REG(0x40600038) /* UDC Endpoint 10 (Interrupt) Control/Status Register */
574#define UDCCS11 __REG(0x4060003C) /* UDC Endpoint 11 (IN) Control/Status Register */
575#define UDCCS12 __REG(0x40600040) /* UDC Endpoint 12 (OUT) Control/Status Register */
576#define UDCCS13 __REG(0x40600044) /* UDC Endpoint 13 (IN) Control/Status Register */
577#define UDCCS14 __REG(0x40600048) /* UDC Endpoint 14 (OUT) Control/Status Register */
578#define UDCCS15 __REG(0x4060004C) /* UDC Endpoint 15 (Interrupt) Control/Status Register */
579#define UFNRH __REG(0x40600060) /* UDC Frame Number Register High */
580#define UFNRL __REG(0x40600064) /* UDC Frame Number Register Low */
581#define UBCR2 __REG(0x40600068) /* UDC Byte Count Reg 2 */
582#define UBCR4 __REG(0x4060006c) /* UDC Byte Count Reg 4 */
583#define UBCR7 __REG(0x40600070) /* UDC Byte Count Reg 7 */
584#define UBCR9 __REG(0x40600074) /* UDC Byte Count Reg 9 */
585#define UBCR12 __REG(0x40600078) /* UDC Byte Count Reg 12 */
586#define UBCR14 __REG(0x4060007c) /* UDC Byte Count Reg 14 */
587#define UDDR0 __REG(0x40600080) /* UDC Endpoint 0 Data Register */
588#define UDDR1 __REG(0x40600100) /* UDC Endpoint 1 Data Register */
589#define UDDR2 __REG(0x40600180) /* UDC Endpoint 2 Data Register */
590#define UDDR3 __REG(0x40600200) /* UDC Endpoint 3 Data Register */
591#define UDDR4 __REG(0x40600400) /* UDC Endpoint 4 Data Register */
592#define UDDR5 __REG(0x406000A0) /* UDC Endpoint 5 Data Register */
593#define UDDR6 __REG(0x40600600) /* UDC Endpoint 6 Data Register */
594#define UDDR7 __REG(0x40600680) /* UDC Endpoint 7 Data Register */
595#define UDDR8 __REG(0x40600700) /* UDC Endpoint 8 Data Register */
596#define UDDR9 __REG(0x40600900) /* UDC Endpoint 9 Data Register */
597#define UDDR10 __REG(0x406000C0) /* UDC Endpoint 10 Data Register */
598#define UDDR11 __REG(0x40600B00) /* UDC Endpoint 11 Data Register */
599#define UDDR12 __REG(0x40600B80) /* UDC Endpoint 12 Data Register */
600#define UDDR13 __REG(0x40600C00) /* UDC Endpoint 13 Data Register */
601#define UDDR14 __REG(0x40600E00) /* UDC Endpoint 14 Data Register */
602#define UDDR15 __REG(0x406000E0) /* UDC Endpoint 15 Data Register */
603#define UICR0 __REG(0x40600050) /* UDC Interrupt Control Register 0 */
604#define UICR1 __REG(0x40600054) /* UDC Interrupt Control Register 1 */
605#define USIR0 __REG(0x40600058) /* UDC Status Interrupt Register 0 */
606#define USIR1 __REG(0x4060005C) /* UDC Status Interrupt Register 1 */
607
608
609/*
610 * Fast Infrared Communication Port
611 */
612
613#define ICCR0 __REG(0x40800000) /* ICP Control Register 0 */
614#define ICCR1 __REG(0x40800004) /* ICP Control Register 1 */
615#define ICCR2 __REG(0x40800008) /* ICP Control Register 2 */
616#define ICDR __REG(0x4080000c) /* ICP Data Register */
617#define ICSR0 __REG(0x40800014) /* ICP Status Register 0 */
618#define ICSR1 __REG(0x40800018) /* ICP Status Register 1 */
619
620
621/*
622 * Real Time Clock
623 */
624
625#define RCNR __REG(0x40900000) /* RTC Count Register */
626#define RTAR __REG(0x40900004) /* RTC Alarm Register */
627#define RTSR __REG(0x40900008) /* RTC Status Register */
628#define RTTR __REG(0x4090000C) /* RTC Timer Trim Register */
629
630#define RTSR_HZE (1 << 3) /* HZ interrupt enable */
631#define RTSR_ALE (1 << 2) /* RTC alarm interrupt enable */
632#define RTSR_HZ (1 << 1) /* HZ rising-edge detected */
633#define RTSR_AL (1 << 0) /* RTC alarm detected */
634
635
636/*
637 * OS Timer & Match Registers
638 */
639
640#define OSMR0 __REG(0x40A00000) /* */
641#define OSMR1 __REG(0x40A00004) /* */
642#define OSMR2 __REG(0x40A00008) /* */
643#define OSMR3 __REG(0x40A0000C) /* */
644#define OSCR __REG(0x40A00010) /* OS Timer Counter Register */
645#define OSSR __REG(0x40A00014) /* OS Timer Status Register */
646#define OWER __REG(0x40A00018) /* OS Timer Watchdog Enable Register */
647#define OIER __REG(0x40A0001C) /* OS Timer Interrupt Enable Register */
648
649#define OSSR_M3 (1 << 3) /* Match status channel 3 */
650#define OSSR_M2 (1 << 2) /* Match status channel 2 */
651#define OSSR_M1 (1 << 1) /* Match status channel 1 */
652#define OSSR_M0 (1 << 0) /* Match status channel 0 */
653
654#define OWER_WME (1 << 0) /* Watchdog Match Enable */
655
656#define OIER_E3 (1 << 3) /* Interrupt enable channel 3 */
657#define OIER_E2 (1 << 2) /* Interrupt enable channel 2 */
658#define OIER_E1 (1 << 1) /* Interrupt enable channel 1 */
659#define OIER_E0 (1 << 0) /* Interrupt enable channel 0 */
660
661
662/*
663 * Pulse Width Modulator
664 */
665
666#define PWM_CTRL0 __REG(0x40B00000) /* PWM 0 Control Register */
667#define PWM_PWDUTY0 __REG(0x40B00004) /* PWM 0 Duty Cycle Register */
668#define PWM_PERVAL0 __REG(0x40B00008) /* PWM 0 Period Control Register */
669
670#define PWM_CTRL1 __REG(0x40C00000) /* PWM 1Control Register */
671#define PWM_PWDUTY1 __REG(0x40C00004) /* PWM 1 Duty Cycle Register */
672#define PWM_PERVAL1 __REG(0x40C00008) /* PWM 1 Period Control Register */
673
674
675/*
676 * Interrupt Controller
677 */
678
679#define ICIP __REG(0x40D00000) /* Interrupt Controller IRQ Pending Register */
680#define ICMR __REG(0x40D00004) /* Interrupt Controller Mask Register */
681#define ICLR __REG(0x40D00008) /* Interrupt Controller Level Register */
682#define ICFP __REG(0x40D0000C) /* Interrupt Controller FIQ Pending Register */
683#define ICPR __REG(0x40D00010) /* Interrupt Controller Pending Register */
684#define ICCR __REG(0x40D00014) /* Interrupt Controller Control Register */
685
686
687/*
688 * General Purpose I/O
689 */
690
691#define GPLR0 __REG(0x40E00000) /* GPIO Pin-Level Register GPIO<31:0> */
692#define GPLR1 __REG(0x40E00004) /* GPIO Pin-Level Register GPIO<63:32> */
693#define GPLR2 __REG(0x40E00008) /* GPIO Pin-Level Register GPIO<80:64> */
694
695#define GPDR0 __REG(0x40E0000C) /* GPIO Pin Direction Register GPIO<31:0> */
696#define GPDR1 __REG(0x40E00010) /* GPIO Pin Direction Register GPIO<63:32> */
697#define GPDR2 __REG(0x40E00014) /* GPIO Pin Direction Register GPIO<80:64> */
698
699#define GPSR0 __REG(0x40E00018) /* GPIO Pin Output Set Register GPIO<31:0> */
700#define GPSR1 __REG(0x40E0001C) /* GPIO Pin Output Set Register GPIO<63:32> */
701#define GPSR2 __REG(0x40E00020) /* GPIO Pin Output Set Register GPIO<80:64> */
702
703#define GPCR0 __REG(0x40E00024) /* GPIO Pin Output Clear Register GPIO<31:0> */
704#define GPCR1 __REG(0x40E00028) /* GPIO Pin Output Clear Register GPIO <63:32> */
705#define GPCR2 __REG(0x40E0002C) /* GPIO Pin Output Clear Register GPIO <80:64> */
706
707#define GRER0 __REG(0x40E00030) /* GPIO Rising-Edge Detect Register GPIO<31:0> */
708#define GRER1 __REG(0x40E00034) /* GPIO Rising-Edge Detect Register GPIO<63:32> */
709#define GRER2 __REG(0x40E00038) /* GPIO Rising-Edge Detect Register GPIO<80:64> */
710
711#define GFER0 __REG(0x40E0003C) /* GPIO Falling-Edge Detect Register GPIO<31:0> */
712#define GFER1 __REG(0x40E00040) /* GPIO Falling-Edge Detect Register GPIO<63:32> */
713#define GFER2 __REG(0x40E00044) /* GPIO Falling-Edge Detect Register GPIO<80:64> */
714
715#define GEDR0 __REG(0x40E00048) /* GPIO Edge Detect Status Register GPIO<31:0> */
716#define GEDR1 __REG(0x40E0004C) /* GPIO Edge Detect Status Register GPIO<63:32> */
717#define GEDR2 __REG(0x40E00050) /* GPIO Edge Detect Status Register GPIO<80:64> */
718
719#define GAFR0_L __REG(0x40E00054) /* GPIO Alternate Function Select Register GPIO<15:0> */
720#define GAFR0_U __REG(0x40E00058) /* GPIO Alternate Function Select Register GPIO<31:16> */
721#define GAFR1_L __REG(0x40E0005C) /* GPIO Alternate Function Select Register GPIO<47:32> */
722#define GAFR1_U __REG(0x40E00060) /* GPIO Alternate Function Select Register GPIO<63:48> */
723#define GAFR2_L __REG(0x40E00064) /* GPIO Alternate Function Select Register GPIO<79:64> */
724#define GAFR2_U __REG(0x40E00068) /* GPIO Alternate Function Select Register GPIO 80 */
725
726/* More handy macros. The argument is a literal GPIO number. */
727
728#define GPIO_bit(x) (1 << ((x) & 0x1f))
729#define GPLR(x) __REG2(0x40E00000, ((x) & 0x60) >> 3)
730#define GPDR(x) __REG2(0x40E0000C, ((x) & 0x60) >> 3)
731#define GPSR(x) __REG2(0x40E00018, ((x) & 0x60) >> 3)
732#define GPCR(x) __REG2(0x40E00024, ((x) & 0x60) >> 3)
733#define GRER(x) __REG2(0x40E00030, ((x) & 0x60) >> 3)
734#define GFER(x) __REG2(0x40E0003C, ((x) & 0x60) >> 3)
735#define GEDR(x) __REG2(0x40E00048, ((x) & 0x60) >> 3)
736#define GAFR(x) __REG2(0x40E00054, ((x) & 0x70) >> 2)
737
738/* GPIO alternate function assignments */
739
740#define GPIO1_RST 1 /* reset */
741#define GPIO6_MMCCLK 6 /* MMC Clock */
742#define GPIO8_48MHz 7 /* 48 MHz clock output */
743#define GPIO8_MMCCS0 8 /* MMC Chip Select 0 */
744#define GPIO9_MMCCS1 9 /* MMC Chip Select 1 */
745#define GPIO10_RTCCLK 10 /* real time clock (1 Hz) */
746#define GPIO11_3_6MHz 11 /* 3.6 MHz oscillator out */
747#define GPIO12_32KHz 12 /* 32 kHz out */
748#define GPIO13_MBGNT 13 /* memory controller grant */
749#define GPIO14_MBREQ 14 /* alternate bus master request */
750#define GPIO15_nCS_1 15 /* chip select 1 */
751#define GPIO16_PWM0 16 /* PWM0 output */
752#define GPIO17_PWM1 17 /* PWM1 output */
753#define GPIO18_RDY 18 /* Ext. Bus Ready */
754#define GPIO19_DREQ1 19 /* External DMA Request */
755#define GPIO20_DREQ0 20 /* External DMA Request */
756#define GPIO23_SCLK 23 /* SSP clock */
757#define GPIO24_SFRM 24 /* SSP Frame */
758#define GPIO25_STXD 25 /* SSP transmit */
759#define GPIO26_SRXD 26 /* SSP receive */
760#define GPIO27_SEXTCLK 27 /* SSP ext_clk */
761#define GPIO28_BITCLK 28 /* AC97/I2S bit_clk */
762#define GPIO29_SDATA_IN 29 /* AC97 Sdata_in0 / I2S Sdata_in */
763#define GPIO30_SDATA_OUT 30 /* AC97/I2S Sdata_out */
764#define GPIO31_SYNC 31 /* AC97/I2S sync */
765#define GPIO32_SDATA_IN1 32 /* AC97 Sdata_in1 */
766#define GPIO33_nCS_5 33 /* chip select 5 */
767#define GPIO34_FFRXD 34 /* FFUART receive */
768#define GPIO34_MMCCS0 34 /* MMC Chip Select 0 */
769#define GPIO35_FFCTS 35 /* FFUART Clear to send */
770#define GPIO36_FFDCD 36 /* FFUART Data carrier detect */
771#define GPIO37_FFDSR 37 /* FFUART data set ready */
772#define GPIO38_FFRI 38 /* FFUART Ring Indicator */
773#define GPIO39_MMCCS1 39 /* MMC Chip Select 1 */
774#define GPIO39_FFTXD 39 /* FFUART transmit data */
775#define GPIO40_FFDTR 40 /* FFUART data terminal Ready */
776#define GPIO41_FFRTS 41 /* FFUART request to send */
777#define GPIO42_BTRXD 42 /* BTUART receive data */
778#define GPIO43_BTTXD 43 /* BTUART transmit data */
779#define GPIO44_BTCTS 44 /* BTUART clear to send */
780#define GPIO45_BTRTS 45 /* BTUART request to send */
781#define GPIO46_ICPRXD 46 /* ICP receive data */
782#define GPIO46_STRXD 46 /* STD_UART receive data */
783#define GPIO47_ICPTXD 47 /* ICP transmit data */
784#define GPIO47_STTXD 47 /* STD_UART transmit data */
785#define GPIO48_nPOE 48 /* Output Enable for Card Space */
786#define GPIO49_nPWE 49 /* Write Enable for Card Space */
787#define GPIO50_nPIOR 50 /* I/O Read for Card Space */
788#define GPIO51_nPIOW 51 /* I/O Write for Card Space */
789#define GPIO52_nPCE_1 52 /* Card Enable for Card Space */
790#define GPIO53_nPCE_2 53 /* Card Enable for Card Space */
791#define GPIO53_MMCCLK 53 /* MMC Clock */
792#define GPIO54_MMCCLK 54 /* MMC Clock */
793#define GPIO54_pSKTSEL 54 /* Socket Select for Card Space */
794#define GPIO55_nPREG 55 /* Card Address bit 26 */
795#define GPIO56_nPWAIT 56 /* Wait signal for Card Space */
796#define GPIO57_nIOIS16 57 /* Bus Width select for I/O Card Space */
797#define GPIO58_LDD_0 58 /* LCD data pin 0 */
798#define GPIO59_LDD_1 59 /* LCD data pin 1 */
799#define GPIO60_LDD_2 60 /* LCD data pin 2 */
800#define GPIO61_LDD_3 61 /* LCD data pin 3 */
801#define GPIO62_LDD_4 62 /* LCD data pin 4 */
802#define GPIO63_LDD_5 63 /* LCD data pin 5 */
803#define GPIO64_LDD_6 64 /* LCD data pin 6 */
804#define GPIO65_LDD_7 65 /* LCD data pin 7 */
805#define GPIO66_LDD_8 66 /* LCD data pin 8 */
806#define GPIO66_MBREQ 66 /* alternate bus master req */
807#define GPIO67_LDD_9 67 /* LCD data pin 9 */
808#define GPIO67_MMCCS0 67 /* MMC Chip Select 0 */
809#define GPIO68_LDD_10 68 /* LCD data pin 10 */
810#define GPIO68_MMCCS1 68 /* MMC Chip Select 1 */
811#define GPIO69_LDD_11 69 /* LCD data pin 11 */
812#define GPIO69_MMCCLK 69 /* MMC_CLK */
813#define GPIO70_LDD_12 70 /* LCD data pin 12 */
814#define GPIO70_RTCCLK 70 /* Real Time clock (1 Hz) */
815#define GPIO71_LDD_13 71 /* LCD data pin 13 */
816#define GPIO71_3_6MHz 71 /* 3.6 MHz Oscillator clock */
817#define GPIO72_LDD_14 72 /* LCD data pin 14 */
818#define GPIO72_32kHz 72 /* 32 kHz clock */
819#define GPIO73_LDD_15 73 /* LCD data pin 15 */
820#define GPIO73_MBGNT 73 /* Memory controller grant */
821#define GPIO74_LCD_FCLK 74 /* LCD Frame clock */
822#define GPIO75_LCD_LCLK 75 /* LCD line clock */
823#define GPIO76_LCD_PCLK 76 /* LCD Pixel clock */
824#define GPIO77_LCD_ACBIAS 77 /* LCD AC Bias */
825#define GPIO78_nCS_2 78 /* chip select 2 */
826#define GPIO79_nCS_3 79 /* chip select 3 */
827#define GPIO80_nCS_4 80 /* chip select 4 */
828
829/* GPIO alternate function mode & direction */
830
831#define GPIO_IN 0x000
832#define GPIO_OUT 0x080
833#define GPIO_ALT_FN_1_IN 0x100
834#define GPIO_ALT_FN_1_OUT 0x180
835#define GPIO_ALT_FN_2_IN 0x200
836#define GPIO_ALT_FN_2_OUT 0x280
837#define GPIO_ALT_FN_3_IN 0x300
838#define GPIO_ALT_FN_3_OUT 0x380
839#define GPIO_MD_MASK_NR 0x07f
840#define GPIO_MD_MASK_DIR 0x080
841#define GPIO_MD_MASK_FN 0x300
842
843#define GPIO1_RTS_MD ( 1 | GPIO_ALT_FN_1_IN)
844#define GPIO6_MMCCLK_MD ( 6 | GPIO_ALT_FN_1_OUT)
845#define GPIO8_48MHz_MD ( 8 | GPIO_ALT_FN_1_OUT)
846#define GPIO8_MMCCS0_MD ( 8 | GPIO_ALT_FN_1_OUT)
847#define GPIO9_MMCCS1_MD ( 9 | GPIO_ALT_FN_1_OUT)
848#define GPIO10_RTCCLK_MD (10 | GPIO_ALT_FN_1_OUT)
849#define GPIO11_3_6MHz_MD (11 | GPIO_ALT_FN_1_OUT)
850#define GPIO12_32KHz_MD (12 | GPIO_ALT_FN_1_OUT)
851#define GPIO13_MBGNT_MD (13 | GPIO_ALT_FN_2_OUT)
852#define GPIO14_MBREQ_MD (14 | GPIO_ALT_FN_1_IN)
853#define GPIO15_nCS_1_MD (15 | GPIO_ALT_FN_2_OUT)
854#define GPIO16_PWM0_MD (16 | GPIO_ALT_FN_2_OUT)
855#define GPIO17_PWM1_MD (17 | GPIO_ALT_FN_2_OUT)
856#define GPIO18_RDY_MD (18 | GPIO_ALT_FN_1_IN)
857#define GPIO19_DREQ1_MD (19 | GPIO_ALT_FN_1_IN)
858#define GPIO20_DREQ0_MD (20 | GPIO_ALT_FN_1_IN)
859#define GPIO23_SCLK_md (23 | GPIO_ALT_FN_2_OUT)
860#define GPIO24_SFRM_MD (24 | GPIO_ALT_FN_2_OUT)
861#define GPIO25_STXD_MD (25 | GPIO_ALT_FN_2_OUT)
862#define GPIO26_SRXD_MD (26 | GPIO_ALT_FN_1_IN)
863#define GPIO27_SEXTCLK_MD (27 | GPIO_ALT_FN_1_IN)
864#define GPIO28_BITCLK_AC97_MD (28 | GPIO_ALT_FN_1_IN)
865#define GPIO28_BITCLK_I2S_MD (28 | GPIO_ALT_FN_2_IN)
866#define GPIO29_SDATA_IN_AC97_MD (29 | GPIO_ALT_FN_1_IN)
867#define GPIO29_SDATA_IN_I2S_MD (29 | GPIO_ALT_FN_2_IN)
868#define GPIO30_SDATA_OUT_AC97_MD (30 | GPIO_ALT_FN_2_OUT)
869#define GPIO30_SDATA_OUT_I2S_MD (30 | GPIO_ALT_FN_1_OUT)
870#define GPIO31_SYNC_AC97_MD (31 | GPIO_ALT_FN_2_OUT)
871#define GPIO31_SYNC_I2S_MD (31 | GPIO_ALT_FN_1_OUT)
872#define GPIO32_SDATA_IN1_AC97_MD (32 | GPIO_ALT_FN_1_IN)
873#define GPIO33_nCS_5_MD (33 | GPIO_ALT_FN_2_OUT)
874#define GPIO34_FFRXD_MD (34 | GPIO_ALT_FN_1_IN)
875#define GPIO34_MMCCS0_MD (34 | GPIO_ALT_FN_2_OUT)
876#define GPIO35_FFCTS_MD (35 | GPIO_ALT_FN_1_IN)
877#define GPIO36_FFDCD_MD (36 | GPIO_ALT_FN_1_IN)
878#define GPIO37_FFDSR_MD (37 | GPIO_ALT_FN_1_IN)
879#define GPIO38_FFRI_MD (38 | GPIO_ALT_FN_1_IN)
880#define GPIO39_MMCCS1_MD (39 | GPIO_ALT_FN_1_OUT)
881#define GPIO39_FFTXD_MD (39 | GPIO_ALT_FN_2_OUT)
882#define GPIO40_FFDTR_MD (40 | GPIO_ALT_FN_2_OUT)
883#define GPIO41_FFRTS_MD (41 | GPIO_ALT_FN_2_OUT)
884#define GPIO42_BTRXD_MD (42 | GPIO_ALT_FN_1_IN)
885#define GPIO43_BTTXD_MD (43 | GPIO_ALT_FN_2_OUT)
886#define GPIO44_BTCTS_MD (44 | GPIO_ALT_FN_1_IN)
887#define GPIO45_BTRTS_MD (45 | GPIO_ALT_FN_2_OUT)
888#define GPIO46_ICPRXD_MD (46 | GPIO_ALT_FN_1_IN)
889#define GPIO46_STRXD_MD (46 | GPIO_ALT_FN_2_IN)
890#define GPIO47_ICPTXD_MD (47 | GPIO_ALT_FN_2_OUT)
891#define GPIO47_STTXD_MD (47 | GPIO_ALT_FN_1_OUT)
892#define GPIO48_nPOE_MD (48 | GPIO_ALT_FN_2_OUT)
893#define GPIO49_nPWE_MD (49 | GPIO_ALT_FN_2_OUT)
894#define GPIO50_nPIOR_MD (50 | GPIO_ALT_FN_2_OUT)
895#define GPIO51_nPIOW_MD (51 | GPIO_ALT_FN_2_OUT)
896#define GPIO52_nPCE_1_MD (52 | GPIO_ALT_FN_2_OUT)
897#define GPIO53_nPCE_2_MD (53 | GPIO_ALT_FN_2_OUT)
898#define GPIO53_MMCCLK_MD (53 | GPIO_ALT_FN_1_OUT)
899#define GPIO54_MMCCLK_MD (54 | GPIO_ALT_FN_1_OUT)
900#define GPIO54_pSKTSEL_MD (54 | GPIO_ALT_FN_2_OUT)
901#define GPIO55_nPREG_MD (55 | GPIO_ALT_FN_2_OUT)
902#define GPIO56_nPWAIT_MD (56 | GPIO_ALT_FN_1_IN)
903#define GPIO57_nIOIS16_MD (57 | GPIO_ALT_FN_1_IN)
904#define GPIO58_LDD_0_MD (58 | GPIO_ALT_FN_2_OUT)
905#define GPIO59_LDD_1_MD (59 | GPIO_ALT_FN_2_OUT)
906#define GPIO60_LDD_2_MD (60 | GPIO_ALT_FN_2_OUT)
907#define GPIO61_LDD_3_MD (61 | GPIO_ALT_FN_2_OUT)
908#define GPIO62_LDD_4_MD (62 | GPIO_ALT_FN_2_OUT)
909#define GPIO63_LDD_5_MD (63 | GPIO_ALT_FN_2_OUT)
910#define GPIO64_LDD_6_MD (64 | GPIO_ALT_FN_2_OUT)
911#define GPIO65_LDD_7_MD (65 | GPIO_ALT_FN_2_OUT)
912#define GPIO66_LDD_8_MD (66 | GPIO_ALT_FN_2_OUT)
913#define GPIO66_MBREQ_MD (66 | GPIO_ALT_FN_1_IN)
914#define GPIO67_LDD_9_MD (67 | GPIO_ALT_FN_2_OUT)
915#define GPIO67_MMCCS0_MD (67 | GPIO_ALT_FN_1_OUT)
916#define GPIO68_LDD_10_MD (68 | GPIO_ALT_FN_2_OUT)
917#define GPIO68_MMCCS1_MD (68 | GPIO_ALT_FN_1_OUT)
918#define GPIO69_LDD_11_MD (69 | GPIO_ALT_FN_2_OUT)
919#define GPIO69_MMCCLK_MD (69 | GPIO_ALT_FN_1_OUT)
920#define GPIO70_LDD_12_MD (70 | GPIO_ALT_FN_2_OUT)
921#define GPIO70_RTCCLK_MD (70 | GPIO_ALT_FN_1_OUT)
922#define GPIO71_LDD_13_MD (71 | GPIO_ALT_FN_2_OUT)
923#define GPIO71_3_6MHz_MD (71 | GPIO_ALT_FN_1_OUT)
924#define GPIO72_LDD_14_MD (72 | GPIO_ALT_FN_2_OUT)
925#define GPIO72_32kHz_MD (72 | GPIO_ALT_FN_1_OUT)
926#define GPIO73_LDD_15_MD (73 | GPIO_ALT_FN_2_OUT)
927#define GPIO73_MBGNT_MD (73 | GPIO_ALT_FN_1_OUT)
928#define GPIO74_LCD_FCLK_MD (74 | GPIO_ALT_FN_2_OUT)
929#define GPIO75_LCD_LCLK_MD (75 | GPIO_ALT_FN_2_OUT)
930#define GPIO76_LCD_PCLK_MD (76 | GPIO_ALT_FN_2_OUT)
931#define GPIO77_LCD_ACBIAS_MD (77 | GPIO_ALT_FN_2_OUT)
932#define GPIO78_nCS_2_MD (78 | GPIO_ALT_FN_2_OUT)
933#define GPIO79_nCS_3_MD (79 | GPIO_ALT_FN_2_OUT)
934#define GPIO80_nCS_4_MD (80 | GPIO_ALT_FN_2_OUT)
935
936
937/*
938 * Power Manager
939 */
940
941#define PMCR __REG(0x40F00000) /* Power Manager Control Register */
942#define PSSR __REG(0x40F00004) /* Power Manager Sleep Status Register */
943#define PSPR __REG(0x40F00008) /* Power Manager Scratch Pad Register */
944#define PWER __REG(0x40F0000C) /* Power Manager Wake-up Enable Register */
945#define PRER __REG(0x40F00010) /* Power Manager GPIO Rising-Edge Detect Enable Register */
946#define PFER __REG(0x40F00014) /* Power Manager GPIO Falling-Edge Detect Enable Register */
947#define PEDR __REG(0x40F00018) /* Power Manager GPIO Edge Detect Status Register */
948#define PCFR __REG(0x40F0001C) /* Power Manager General Configuration Register */
949#define PGSR0 __REG(0x40F00020) /* Power Manager GPIO Sleep State Register for GP[31-0] */
950#define PGSR1 __REG(0x40F00024) /* Power Manager GPIO Sleep State Register for GP[63-32] */
951#define PGSR2 __REG(0x40F00028) /* Power Manager GPIO Sleep State Register for GP[84-64] */
952#define RCSR __REG(0x40F00030) /* Reset Controller Status Register */
953
954
955/*
956 * SSP Serial Port Registers
957 */
958
959#define SSCR0 __REG(0x41000000) /* SSP Control Register 0 */
960#define SSCR1 __REG(0x41000004) /* SSP Control Register 1 */
961#define SSSR __REG(0x41000008) /* SSP Status Register */
962#define SSITR __REG(0x4100000C) /* SSP Interrupt Test Register */
963#define SSDR __REG(0x41000010) /* (Write / Read) SSP Data Write Register/SSP Data Read Register */
964
965
966/*
967 * MultiMediaCard (MMC) controller
968 */
969
970#define MMC_STRPCL __REG(0x41100000) /* Control to start and stop MMC clock */
971#define MMC_STAT __REG(0x41100004) /* MMC Status Register (read only) */
972#define MMC_CLKRT __REG(0x41100008) /* MMC clock rate */
973#define MMC_SPI __REG(0x4110000c) /* SPI mode control bits */
974#define MMC_CMDAT __REG(0x41100010) /* Command/response/data sequence control */
975#define MMC_RESTO __REG(0x41100014) /* Expected response time out */
976#define MMC_RDTO __REG(0x41100018) /* Expected data read time out */
977#define MMC_BLKLEN __REG(0x4110001c) /* Block length of data transaction */
978#define MMC_NOB __REG(0x41100020) /* Number of blocks, for block mode */
979#define MMC_PRTBUF __REG(0x41100024) /* Partial MMC_TXFIFO FIFO written */
980#define MMC_I_MASK __REG(0x41100028) /* Interrupt Mask */
981#define MMC_I_REG __REG(0x4110002c) /* Interrupt Register (read only) */
982#define MMC_CMD __REG(0x41100030) /* Index of current command */
983#define MMC_ARGH __REG(0x41100034) /* MSW part of the current command argument */
984#define MMC_ARGL __REG(0x41100038) /* LSW part of the current command argument */
985#define MMC_RES __REG(0x4110003c) /* Response FIFO (read only) */
986#define MMC_RXFIFO __REG(0x41100040) /* Receive FIFO (read only) */
987#define MMC_TXFIFO __REG(0x41100044) /* Transmit FIFO (write only) */
988
989
990/*
991 * Core Clock
992 */
993
994#define CCCR __REG(0x41300000) /* Core Clock Configuration Register */
995#define CKEN __REG(0x41300004) /* Clock Enable Register */
996#define OSCC __REG(0x41300008) /* Oscillator Configuration Register */
997
998#define CCCR_N_MASK 0x0380 /* Run Mode Frequency to Turbo Mode Frequency Multiplier */
999#define CCCR_M_MASK 0x0060 /* Memory Frequency to Run Mode Frequency Multiplier */
1000#define CCCR_L_MASK 0x001f /* Crystal Frequency to Memory Frequency Multiplier */
1001
1002#define CKEN16_LCD (1 << 16) /* LCD Unit Clock Enable */
1003#define CKEN14_I2C (1 << 14) /* I2C Unit Clock Enable */
1004#define CKEN13_FICP (1 << 13) /* FICP Unit Clock Enable */
1005#define CKEN12_MMC (1 << 12) /* MMC Unit Clock Enable */
1006#define CKEN11_USB (1 << 11) /* USB Unit Clock Enable */
1007#define CKEN8_I2S (1 << 8) /* I2S Unit Clock Enable */
1008#define CKEN7_BTUART (1 << 7) /* BTUART Unit Clock Enable */
1009#define CKEN6_FFUART (1 << 6) /* FFUART Unit Clock Enable */
1010#define CKEN5_STUART (1 << 5) /* STUART Unit Clock Enable */
1011#define CKEN3_SSP (1 << 3) /* SSP Unit Clock Enable */
1012#define CKEN2_AC97 (1 << 2) /* AC97 Unit Clock Enable */
1013#define CKEN1_PWM1 (1 << 1) /* PWM1 Clock Enable */
1014#define CKEN0_PWM0 (1 << 0) /* PWM0 Clock Enable */
1015
1016#define OSCC_OON (1 << 1) /* 32.768kHz OON (write-once only bit) */
1017#define OSCC_OOK (1 << 0) /* 32.768kHz OOK (read-only bit) */
1018
1019#define CCCR_L09 (0x1F)
1020#define CCCR_L27 (0x1)
1021#define CCCR_L32 (0x2)
1022#define CCCR_L36 (0x3)
1023#define CCCR_L40 (0x4)
1024#define CCCR_L45 (0x5)
1025
1026#define CCCR_M1 (0x1 << 5)
1027#define CCCR_M2 (0x2 << 5)
1028#define CCCR_M4 (0x3 << 5)
1029
1030#define CCCR_N10 (0x2 << 7)
1031#define CCCR_N15 (0x3 << 7)
1032#define CCCR_N20 (0x4 << 7)
1033#define CCCR_N25 (0x5 << 7)
1034#define CCCR_N30 (0x6 << 7)
1035
1036/*
1037 * LCD
1038 */
1039
1040#define LCCR0 __REG(0x44000000) /* LCD Controller Control Register 0 */
1041#define LCCR1 __REG(0x44000004) /* LCD Controller Control Register 1 */
1042#define LCCR2 __REG(0x44000008) /* LCD Controller Control Register 2 */
1043#define LCCR3 __REG(0x4400000C) /* LCD Controller Control Register 3 */
1044#define DFBR0 __REG(0x44000020) /* DMA Channel 0 Frame Branch Register */
1045#define DFBR1 __REG(0x44000024) /* DMA Channel 1 Frame Branch Register */
1046#define LCSR __REG(0x44000038) /* LCD Controller Status Register */
1047#define LIIDR __REG(0x4400003C) /* LCD Controller Interrupt ID Register */
1048#define TMEDRGBR __REG(0x44000040) /* TMED RGB Seed Register */
1049#define TMEDCR __REG(0x44000044) /* TMED Control Register */
1050
1051#define FDADR0 __REG(0x44000200) /* DMA Channel 0 Frame Descriptor Address Register */
1052#define FSADR0 __REG(0x44000204) /* DMA Channel 0 Frame Source Address Register */
1053#define FIDR0 __REG(0x44000208) /* DMA Channel 0 Frame ID Register */
1054#define LDCMD0 __REG(0x4400020C) /* DMA Channel 0 Command Register */
1055#define FDADR1 __REG(0x44000210) /* DMA Channel 1 Frame Descriptor Address Register */
1056#define FSADR1 __REG(0x44000214) /* DMA Channel 1 Frame Source Address Register */
1057#define FIDR1 __REG(0x44000218) /* DMA Channel 1 Frame ID Register */
1058#define LDCMD1 __REG(0x4400021C) /* DMA Channel 1 Command Register */
1059
1060#define LCCR0_ENB (1 << 0) /* LCD Controller enable */
1061#define LCCR0_CMS (1 << 1) /* Color = 0, Monochrome = 1 */
1062#define LCCR0_SDS (1 << 2) /* Single Panel = 0, Dual Panel = 1 */
1063#define LCCR0_LDM (1 << 3) /* LCD Disable Done Mask */
1064#define LCCR0_SFM (1 << 4) /* Start of frame mask */
1065#define LCCR0_IUM (1 << 5) /* Input FIFO underrun mask */
1066#define LCCR0_EFM (1 << 6) /* End of Frame mask */
1067#define LCCR0_PAS (1 << 7) /* Passive = 0, Active = 1 */
1068#define LCCR0_BLE (1 << 8) /* Little Endian = 0, Big Endian = 1 */
1069#define LCCR0_DPD (1 << 9) /* Double Pixel mode, 4 pixel value = 0, 8 pixle values = 1 */
1070#define LCCR0_DIS (1 << 10) /* LCD Disable */
1071#define LCCR0_QDM (1 << 11) /* LCD Quick Disable mask */
1072#define LCCR0_PDD (0xff << 12) /* Palette DMA request delay */
1073#define LCCR0_PDD_S 12
1074#define LCCR0_BM (1 << 20) /* Branch mask */
1075#define LCCR0_OUM (1 << 21) /* Output FIFO underrun mask */
1076
1077#define LCCR3_PCD (0xff) /* Pixel clock divisor */
1078#define LCCR3_ACB (0xff << 8) /* AC Bias pin frequency */
1079#define LCCR3_ACB_S 8
1080#define LCCR3_API (0xf << 16) /* AC Bias pin trasitions per interrupt */
1081#define LCCR3_API_S 16
1082#define LCCR3_VSP (1 << 20) /* vertical sync polarity */
1083#define LCCR3_HSP (1 << 21) /* horizontal sync polarity */
1084#define LCCR3_PCP (1 << 22) /* pixel clock polarity */
1085#define LCCR3_OEP (1 << 23) /* output enable polarity */
1086#define LCCR3_BPP (7 << 24) /* bits per pixel */
1087#define LCCR3_BPP_S 24
1088#define LCCR3_DPC (1 << 27) /* double pixel clock mode */
1089
1090#define LCSR_LDD (1 << 0) /* LCD Disable Done */
1091#define LCSR_SOF (1 << 1) /* Start of frame */
1092#define LCSR_BER (1 << 2) /* Bus error */
1093#define LCSR_ABC (1 << 3) /* AC Bias count */
1094#define LCSR_IUL (1 << 4) /* input FIFO underrun Lower panel */
1095#define LCSR_IUU (1 << 5) /* input FIFO underrun Upper panel */
1096#define LCSR_OU (1 << 6) /* output FIFO underrun */
1097#define LCSR_QD (1 << 7) /* quick disable */
1098#define LCSR_EOF (1 << 8) /* end of frame */
1099#define LCSR_BS (1 << 9) /* branch status */
1100#define LCSR_SINT (1 << 10) /* subsequent interrupt */
1101
1102#define LDCMD_PAL (1 << 26) /* instructs DMA to load palette buffer */
1103
1104/*
1105 * Memory controller
1106 */
1107
1108#define MEMC_BASE __REG(0x48000000) /* Base of Memoriy Controller */
1109#define MDCNFG __REG(0x48000000) /* SDRAM Configuration Register 0 */
1110#define MDREFR __REG(0x48000004) /* SDRAM Refresh Control Register */
1111#define MSC0 __REG(0x48000008) /* Static Memory Control Register 0 */
1112#define MSC1 __REG(0x4800000C) /* Static Memory Control Register 1 */
1113#define MSC2 __REG(0x48000010) /* Static Memory Control Register 2 */
1114#define MECR __REG(0x48000014) /* Expansion Memory (PCMCIA/Compact Flash) Bus Configuration */
1115#define SXLCR __REG(0x48000018) /* LCR value to be written to SDRAM-Timing Synchronous Flash */
1116#define SXCNFG __REG(0x4800001C) /* Synchronous Static Memory Control Register */
1117#define SXMRS __REG(0x48000024) /* MRS value to be written to Synchronous Flash or SMROM */
1118#define MCMEM0 __REG(0x48000028) /* Card interface Common Memory Space Socket 0 Timing */
1119#define MCMEM1 __REG(0x4800002C) /* Card interface Common Memory Space Socket 1 Timing */
1120#define MCATT0 __REG(0x48000030) /* Card interface Attribute Space Socket 0 Timing Configuration */
1121#define MCATT1 __REG(0x48000034) /* Card interface Attribute Space Socket 1 Timing Configuration */
1122#define MCIO0 __REG(0x48000038) /* Card interface I/O Space Socket 0 Timing Configuration */
1123#define MCIO1 __REG(0x4800003C) /* Card interface I/O Space Socket 1 Timing Configuration */
1124#define MDMRS __REG(0x48000040) /* MRS value to be written to SDRAM */
1125#define BOOT_DEF __REG(0x48000044) /* Read-Only Boot-Time Register. Contains BOOT_SEL and PKG_SEL */
1126
1127#define MDCNFG_DE0 0x00000001
1128#define MDCNFG_DE1 0x00000002
1129#define MDCNFG_DE2 0x00010000
1130#define MDCNFG_DE3 0x00020000
1131#define MDCNFG_DWID0 0x00000004
1132
1133#define MDREFR_E0PIN 0x00001000
1134#define MDREFR_K0RUN 0x00002000
1135#define MDREFR_K0DB2 0x00004000
1136#define MDREFR_E1PIN 0x00008000
1137#define MDREFR_K1RUN 0x00010000
1138#define MDREFR_K1DB2 0x00020000
1139#define MDREFR_K2RUN 0x00040000
1140#define MDREFR_K2DB2 0x00080000
1141#define MDREFR_APD 0x00100000
1142#define MDREFR_SLFRSH 0x00400000
1143#define MDREFR_K0FREE 0x00800000
1144#define MDREFR_K1FREE 0x01000000
1145#define MDREFR_K2FREE 0x02000000
1146
1147#define MDCNFG_OFFSET 0x0
1148#define MDREFR_OFFSET 0x4
1149#define MSC0_OFFSET 0x8
1150#define MSC1_OFFSET 0xC
1151#define MSC2_OFFSET 0x10
1152#define MECR_OFFSET 0x14
1153#define SXLCR_OFFSET 0x18
1154#define SXCNFG_OFFSET 0x1C
1155#define FLYCNFG_OFFSET 0x20
1156#define SXMRS_OFFSET 0x24
1157#define MCMEM0_OFFSET 0x28
1158#define MCMEM1_OFFSET 0x2C
1159#define MCATT0_OFFSET 0x30
1160#define MCATT1_OFFSET 0x34
1161#define MCIO0_OFFSET 0x38
1162#define MCIO1_OFFSET 0x3C
1163#define MDMRS_OFFSET 0x40
1164
wdenk43d96162003-03-06 00:02:04 +00001165#endif /* PXA_REGS_H */
wdenk0442ed82002-11-03 10:24:00 +00001166
1167