blob: 5f3e8d5b71288e37d5b04daa30c9644b9739bf1c [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Wang Huanc8a7d9d2014-09-05 13:52:45 +08002/*
3 * Copyright 2014 Freescale Semiconductor, Inc.
Hou Zhiqiangb416df32022-04-22 13:50:06 +05304 * Copyright 2019, 2021 NXP
Wang Huanc8a7d9d2014-09-05 13:52:45 +08005 */
6
7#ifndef __CONFIG_H
8#define __CONFIG_H
9
Wang Huanc8a7d9d2014-09-05 13:52:45 +080010#define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR
11#define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE
12
York Suna88cc3b2015-04-29 10:35:35 -070013#define DDR_SDRAM_CFG 0x470c0008
14#define DDR_CS0_BNDS 0x008000bf
15#define DDR_CS0_CONFIG 0x80014302
16#define DDR_TIMING_CFG_0 0x50550004
17#define DDR_TIMING_CFG_1 0xbcb38c56
18#define DDR_TIMING_CFG_2 0x0040d120
19#define DDR_TIMING_CFG_3 0x010e1000
20#define DDR_TIMING_CFG_4 0x00000001
21#define DDR_TIMING_CFG_5 0x03401400
22#define DDR_SDRAM_CFG_2 0x00401010
23#define DDR_SDRAM_MODE 0x00061c60
24#define DDR_SDRAM_MODE_2 0x00180000
25#define DDR_SDRAM_INTERVAL 0x18600618
26#define DDR_DDR_WRLVL_CNTL 0x8655f605
27#define DDR_DDR_WRLVL_CNTL_2 0x05060607
28#define DDR_DDR_WRLVL_CNTL_3 0x05050505
29#define DDR_DDR_CDR1 0x80040000
30#define DDR_DDR_CDR2 0x00000001
31#define DDR_SDRAM_CLK_CNTL 0x02000000
32#define DDR_DDR_ZQ_CNTL 0x89080600
33#define DDR_CS0_CONFIG_2 0
34#define DDR_SDRAM_CFG_MEM_EN 0x80000000
Tang Yuantian99e1bd42015-05-14 17:20:28 +080035#define SDRAM_CFG2_D_INIT 0x00000010
36#define DDR_CDR2_VREF_TRAIN_EN 0x00000080
37#define SDRAM_CFG2_FRC_SR 0x80000000
38#define SDRAM_CFG_BI 0x00000001
York Suna88cc3b2015-04-29 10:35:35 -070039
Alison Wang8415bb62014-12-03 15:00:48 +080040#ifdef CONFIG_SD_BOOT
Udit Agarwal5536c3c2019-11-07 16:11:32 +000041#ifdef CONFIG_NXP_ESBC
Sumit Garge7e720c2016-06-14 13:52:40 -040042/*
43 * HDR would be appended at end of image and copied to DDR along
44 * with U-Boot image.
45 */
Semen Protsenko693d4c92016-11-16 19:19:06 +020046#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
Udit Agarwal5536c3c2019-11-07 16:11:32 +000047#endif /* ifdef CONFIG_NXP_ESBC */
Alison Wang8415bb62014-12-03 15:00:48 +080048
Sumit Garge7e720c2016-06-14 13:52:40 -040049#ifdef CONFIG_U_BOOT_HDR_SIZE
50/*
51 * HDR would be appended at end of image and copied to DDR along
52 * with U-Boot image. Here u-boot max. size is 512K. So if binary
53 * size increases then increase this size in case of secure boot as
54 * it uses raw u-boot image instead of fit image.
55 */
Vinitha Pillai9b6639f2017-02-01 18:28:53 +053056#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
Sumit Garge7e720c2016-06-14 13:52:40 -040057#else
Vinitha Pillai9b6639f2017-02-01 18:28:53 +053058#define CONFIG_SYS_MONITOR_LEN 0x100000
Sumit Garge7e720c2016-06-14 13:52:40 -040059#endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */
Alison Wang8415bb62014-12-03 15:00:48 +080060#endif
61
Wang Huanc8a7d9d2014-09-05 13:52:45 +080062#define PHYS_SDRAM 0x80000000
63#define PHYS_SDRAM_SIZE (1u * 1024 * 1024 * 1024)
64
65#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
66#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
67
Wang Huanc8a7d9d2014-09-05 13:52:45 +080068/*
69 * IFC Definitions
70 */
Alison Wang947cee12015-10-15 17:54:40 +080071#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
Wang Huanc8a7d9d2014-09-05 13:52:45 +080072#define CONFIG_SYS_FLASH_BASE 0x60000000
73#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
74
75#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
76#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
77 CSPR_PORT_SIZE_16 | \
78 CSPR_MSEL_NOR | \
79 CSPR_V)
80#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
81
82/* NOR Flash Timing Params */
83#define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
84 CSOR_NOR_TRHZ_80)
85#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
86 FTIM0_NOR_TEADC(0x5) | \
87 FTIM0_NOR_TAVDS(0x0) | \
88 FTIM0_NOR_TEAHC(0x5))
89#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
90 FTIM1_NOR_TRAD_NOR(0x1A) | \
91 FTIM1_NOR_TSEQRAD_NOR(0x13))
92#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
93 FTIM2_NOR_TCH(0x4) | \
94 FTIM2_NOR_TWP(0x1c) | \
95 FTIM2_NOR_TWPH(0x0e))
96#define CONFIG_SYS_NOR_FTIM3 0
97
Wang Huanc8a7d9d2014-09-05 13:52:45 +080098#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
99
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800100#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS }
101
Yuan Yao272c5262014-10-17 15:26:34 +0800102#define CONFIG_SYS_WRITE_SWAPPED_DATA
Alison Wangd612f0a2014-12-09 17:38:02 +0800103#endif
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800104
105/* CPLD */
106
107#define CONFIG_SYS_CPLD_BASE 0x7fb00000
108#define CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
109
110#define CONFIG_SYS_FPGA_CSPR_EXT (0x0)
111#define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
112 CSPR_PORT_SIZE_8 | \
113 CSPR_MSEL_GPCM | \
114 CSPR_V)
115#define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024)
116#define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
117 CSOR_NOR_NOR_MODE_AVD_NOR | \
118 CSOR_NOR_TRHZ_80)
119
120/* CPLD Timing parameters for IFC GPCM */
121#define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xf) | \
122 FTIM0_GPCM_TEADC(0xf) | \
123 FTIM0_GPCM_TEAHC(0xf))
124#define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
125 FTIM1_GPCM_TRAD(0x3f))
126#define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
127 FTIM2_GPCM_TCH(0xf) | \
128 FTIM2_GPCM_TWP(0xff))
129#define CONFIG_SYS_FPGA_FTIM3 0x0
130#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
131#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
132#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
133#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
134#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
135#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
136#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
137#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
138#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_FPGA_CSPR_EXT
139#define CONFIG_SYS_CSPR1 CONFIG_SYS_FPGA_CSPR
140#define CONFIG_SYS_AMASK1 CONFIG_SYS_FPGA_AMASK
141#define CONFIG_SYS_CSOR1 CONFIG_SYS_FPGA_CSOR
142#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_FPGA_FTIM0
143#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_FPGA_FTIM1
144#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_FPGA_FTIM2
145#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_FPGA_FTIM3
146
147/*
148 * Serial Port
149 */
Tom Rinidb48e522022-03-23 17:20:00 -0400150#ifndef CONFIG_LPUART
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800151#define CONFIG_SYS_NS16550_SERIAL
Bin Mengf833cd62016-01-13 19:38:59 -0800152#ifndef CONFIG_DM_SERIAL
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800153#define CONFIG_SYS_NS16550_REG_SIZE 1
Bin Mengf833cd62016-01-13 19:38:59 -0800154#endif
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800155#define CONFIG_SYS_NS16550_CLK get_serial_clock()
Alison Wang55d53ab2015-01-04 15:30:59 +0800156#endif
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800157
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800158/*
159 * I2C
160 */
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800161
Biwen Li7c1f0952021-02-05 19:02:02 +0800162/* GPIO */
Biwen Li7c1f0952021-02-05 19:02:02 +0800163
Alison Wang5175a282014-10-17 15:26:35 +0800164/* EEPROM */
Alison Wang5175a282014-10-17 15:26:35 +0800165#define CONFIG_SYS_I2C_EEPROM_NXID
166#define CONFIG_SYS_EEPROM_BUS_NUM 1
Alison Wang5175a282014-10-17 15:26:35 +0800167
Xiubo Li1a2826f2014-11-21 17:40:57 +0800168#define CONFIG_PEN_ADDR_BIG_ENDIAN
169#define CONFIG_SMP_PEN_ADDR 0x01ee0200
Xiubo Li1a2826f2014-11-21 17:40:57 +0800170
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800171#define CONFIG_HWCONFIG
Zhuoyu Zhang03c22442015-08-17 18:55:12 +0800172#define HWCONFIG_BUFFER_SIZE 256
173
174#define CONFIG_FSL_DEVICE_DISABLE
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800175
Alison Wanga65d7402017-05-26 15:46:15 +0800176#define BOOT_TARGET_DEVICES(func) \
177 func(MMC, mmc, 0) \
Yunfeng Dingd2c49aa2019-02-19 14:44:04 +0800178 func(USB, usb, 0) \
179 func(DHCP, dhcp, na)
Alison Wanga65d7402017-05-26 15:46:15 +0800180#include <config_distro_bootcmd.h>
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800181
Alison Wang55d53ab2015-01-04 15:30:59 +0800182#ifdef CONFIG_LPUART
183#define CONFIG_EXTRA_ENV_SETTINGS \
Alison Wang33c3dfd2020-04-23 22:37:34 +0800184 "bootargs=root=/dev/ram0 rw console=ttyLP0,115200 " \
185 "cma=64M@0x0-0xb0000000\0" \
Alison Wang7ff71662015-10-26 14:08:28 +0800186 "initrd_high=0xffffffff\0" \
Alison Wanga65d7402017-05-26 15:46:15 +0800187 "kernel_addr=0x65000000\0" \
188 "scriptaddr=0x80000000\0" \
Sumit Gargb8ae6792017-06-06 20:51:31 +0530189 "scripthdraddr=0x80080000\0" \
Alison Wanga65d7402017-05-26 15:46:15 +0800190 "fdtheader_addr_r=0x80100000\0" \
191 "kernelheader_addr_r=0x80200000\0" \
192 "kernel_addr_r=0x81000000\0" \
193 "fdt_addr_r=0x90000000\0" \
194 "ramdisk_addr_r=0xa0000000\0" \
195 "load_addr=0xa0000000\0" \
196 "kernel_size=0x2800000\0" \
Shengzhou Liu397a1732017-11-09 17:57:57 +0800197 "kernel_addr_sd=0x8000\0" \
198 "kernel_size_sd=0x14000\0" \
Alison Wangfeb8fa22020-01-21 07:33:01 +0000199 "othbootargs=cma=64M@0x0-0xb0000000\0" \
Alison Wanga65d7402017-05-26 15:46:15 +0800200 BOOTENV \
201 "boot_scripts=ls1021atwr_boot.scr\0" \
Sumit Gargb8ae6792017-06-06 20:51:31 +0530202 "boot_script_hdr=hdr_ls1021atwr_bs.out\0" \
Alison Wanga65d7402017-05-26 15:46:15 +0800203 "scan_dev_for_boot_part=" \
204 "part list ${devtype} ${devnum} devplist; " \
205 "env exists devplist || setenv devplist 1; " \
206 "for distro_bootpart in ${devplist}; do " \
207 "if fstype ${devtype} " \
208 "${devnum}:${distro_bootpart} " \
209 "bootfstype; then " \
210 "run scan_dev_for_boot; " \
211 "fi; " \
212 "done\0" \
Sumit Gargb8ae6792017-06-06 20:51:31 +0530213 "scan_dev_for_boot=" \
214 "echo Scanning ${devtype} " \
215 "${devnum}:${distro_bootpart}...; " \
216 "for prefix in ${boot_prefixes}; do " \
217 "run scan_dev_for_scripts; " \
218 "done;" \
219 "\0" \
220 "boot_a_script=" \
221 "load ${devtype} ${devnum}:${distro_bootpart} " \
222 "${scriptaddr} ${prefix}${script}; " \
223 "env exists secureboot && load ${devtype} " \
224 "${devnum}:${distro_bootpart} " \
Vinitha V Pillai78c58082019-04-23 05:52:17 +0000225 "${scripthdraddr} ${prefix}${boot_script_hdr}; " \
226 "env exists secureboot " \
Sumit Gargb8ae6792017-06-06 20:51:31 +0530227 "&& esbc_validate ${scripthdraddr};" \
228 "source ${scriptaddr}\0" \
Alison Wanga65d7402017-05-26 15:46:15 +0800229 "installer=load mmc 0:2 $load_addr " \
230 "/flex_installer_arm32.itb; " \
231 "bootm $load_addr#ls1021atwr\0" \
232 "qspi_bootcmd=echo Trying load from qspi..;" \
233 "sf probe && sf read $load_addr " \
234 "$kernel_addr $kernel_size && bootm $load_addr#$board\0" \
235 "nor_bootcmd=echo Trying load from nor..;" \
236 "cp.b $kernel_addr $load_addr " \
237 "$kernel_size && bootm $load_addr#$board\0"
Alison Wang55d53ab2015-01-04 15:30:59 +0800238#else
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800239#define CONFIG_EXTRA_ENV_SETTINGS \
Alison Wang33c3dfd2020-04-23 22:37:34 +0800240 "bootargs=root=/dev/ram0 rw console=ttyS0,115200 " \
241 "cma=64M@0x0-0xb0000000\0" \
Alison Wang7ff71662015-10-26 14:08:28 +0800242 "initrd_high=0xffffffff\0" \
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530243 "kernel_addr=0x61000000\0" \
244 "kernelheader_addr=0x60800000\0" \
Alison Wanga65d7402017-05-26 15:46:15 +0800245 "scriptaddr=0x80000000\0" \
Sumit Gargb8ae6792017-06-06 20:51:31 +0530246 "scripthdraddr=0x80080000\0" \
Alison Wanga65d7402017-05-26 15:46:15 +0800247 "fdtheader_addr_r=0x80100000\0" \
248 "kernelheader_addr_r=0x80200000\0" \
249 "kernel_addr_r=0x81000000\0" \
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530250 "kernelheader_size=0x40000\0" \
Alison Wanga65d7402017-05-26 15:46:15 +0800251 "fdt_addr_r=0x90000000\0" \
252 "ramdisk_addr_r=0xa0000000\0" \
253 "load_addr=0xa0000000\0" \
254 "kernel_size=0x2800000\0" \
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530255 "kernel_addr_sd=0x8000\0" \
256 "kernel_size_sd=0x14000\0" \
257 "kernelhdr_addr_sd=0x4000\0" \
258 "kernelhdr_size_sd=0x10\0" \
Alison Wangfeb8fa22020-01-21 07:33:01 +0000259 "othbootargs=cma=64M@0x0-0xb0000000\0" \
Alison Wanga65d7402017-05-26 15:46:15 +0800260 BOOTENV \
261 "boot_scripts=ls1021atwr_boot.scr\0" \
Sumit Gargb8ae6792017-06-06 20:51:31 +0530262 "boot_script_hdr=hdr_ls1021atwr_bs.out\0" \
Alison Wanga65d7402017-05-26 15:46:15 +0800263 "scan_dev_for_boot_part=" \
264 "part list ${devtype} ${devnum} devplist; " \
265 "env exists devplist || setenv devplist 1; " \
266 "for distro_bootpart in ${devplist}; do " \
267 "if fstype ${devtype} " \
268 "${devnum}:${distro_bootpart} " \
269 "bootfstype; then " \
270 "run scan_dev_for_boot; " \
271 "fi; " \
272 "done\0" \
Sumit Gargb8ae6792017-06-06 20:51:31 +0530273 "scan_dev_for_boot=" \
274 "echo Scanning ${devtype} " \
275 "${devnum}:${distro_bootpart}...; " \
276 "for prefix in ${boot_prefixes}; do " \
277 "run scan_dev_for_scripts; " \
278 "done;" \
279 "\0" \
280 "boot_a_script=" \
281 "load ${devtype} ${devnum}:${distro_bootpart} " \
282 "${scriptaddr} ${prefix}${script}; " \
283 "env exists secureboot && load ${devtype} " \
284 "${devnum}:${distro_bootpart} " \
285 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
286 "&& esbc_validate ${scripthdraddr};" \
287 "source ${scriptaddr}\0" \
Alison Wanga65d7402017-05-26 15:46:15 +0800288 "qspi_bootcmd=echo Trying load from qspi..;" \
289 "sf probe && sf read $load_addr " \
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530290 "$kernel_addr $kernel_size; env exists secureboot " \
291 "&& sf read $kernelheader_addr_r $kernelheader_addr " \
292 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
293 "bootm $load_addr#$board\0" \
Alison Wanga65d7402017-05-26 15:46:15 +0800294 "nor_bootcmd=echo Trying load from nor..;" \
295 "cp.b $kernel_addr $load_addr " \
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530296 "$kernel_size; env exists secureboot " \
297 "&& cp.b $kernelheader_addr $kernelheader_addr_r " \
298 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
299 "bootm $load_addr#$board\0" \
Shengzhou Liu397a1732017-11-09 17:57:57 +0800300 "sd_bootcmd=echo Trying load from SD ..;" \
301 "mmcinfo && mmc read $load_addr " \
302 "$kernel_addr_sd $kernel_size_sd && " \
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530303 "env exists secureboot && mmc read $kernelheader_addr_r " \
304 "$kernelhdr_addr_sd $kernelhdr_size_sd " \
305 " && esbc_validate ${kernelheader_addr_r};" \
Shengzhou Liu397a1732017-11-09 17:57:57 +0800306 "bootm $load_addr#$board\0"
Alison Wang55d53ab2015-01-04 15:30:59 +0800307#endif
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800308
309/*
310 * Miscellaneous configurable options
311 */
Alison Wangc463eeb2020-02-03 15:25:19 +0800312#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800313
Xiubo Li660673a2014-11-21 17:40:59 +0800314#define CONFIG_LS102XA_STREAM_ID
315
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800316/*
317 * Environment
318 */
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800319
Aneesh Bansalef6c55a2016-01-22 16:37:22 +0530320#include <asm/fsl_secure_boot.h>
Ruchika Gupta4ba4a092014-10-15 11:39:06 +0530321
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800322#endif