blob: ee19d4ff8aab14b224212991a14389f4690648df [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Mingkai Hudd029362016-09-07 18:47:28 +08002/*
3 * Copyright 2016 Freescale Semiconductor
4 *
Mingkai Hudd029362016-09-07 18:47:28 +08005 * Freescale LS1046ARDB board-specific CPLD controlling supports.
6 */
7
8#include <common.h>
9#include <command.h>
10#include <asm/io.h>
11#include "cpld.h"
12
13u8 cpld_read(unsigned int reg)
14{
Tom Rini65cc0e22022-11-16 13:10:41 -050015 void *p = (void *)CFG_SYS_CPLD_BASE;
Mingkai Hudd029362016-09-07 18:47:28 +080016
17 return in_8(p + reg);
18}
19
20void cpld_write(unsigned int reg, u8 value)
21{
Tom Rini65cc0e22022-11-16 13:10:41 -050022 void *p = (void *)CFG_SYS_CPLD_BASE;
Mingkai Hudd029362016-09-07 18:47:28 +080023
24 out_8(p + reg, value);
25}
26
27/* Set the boot bank to the alternate bank */
28void cpld_set_altbank(void)
29{
30 u16 reg = CPLD_CFG_RCW_SRC_QSPI;
31 u8 reg4 = CPLD_READ(soft_mux_on);
32 u8 reg5 = (u8)(reg >> 1);
33 u8 reg6 = (u8)(reg & 1);
34 u8 reg7 = CPLD_READ(vbank);
35
36 cpld_rev_bit(&reg5);
37
38 CPLD_WRITE(soft_mux_on, reg4 | CPLD_SW_MUX_BANK_SEL | 1);
39
40 CPLD_WRITE(cfg_rcw_src1, reg5);
41 CPLD_WRITE(cfg_rcw_src2, reg6);
42
43 reg7 = (reg7 & ~CPLD_BANK_SEL_MASK) | CPLD_BANK_SEL_ALTBANK;
44 CPLD_WRITE(vbank, reg7);
45
46 CPLD_WRITE(system_rst, 1);
47}
48
49/* Set the boot bank to the default bank */
50void cpld_set_defbank(void)
51{
52 u16 reg = CPLD_CFG_RCW_SRC_QSPI;
53 u8 reg4 = CPLD_READ(soft_mux_on);
54 u8 reg5 = (u8)(reg >> 1);
55 u8 reg6 = (u8)(reg & 1);
56
57 cpld_rev_bit(&reg5);
58
59 CPLD_WRITE(soft_mux_on, reg4 | CPLD_SW_MUX_BANK_SEL | 1);
60
61 CPLD_WRITE(cfg_rcw_src1, reg5);
62 CPLD_WRITE(cfg_rcw_src2, reg6);
63
64 CPLD_WRITE(vbank, 0);
65
66 CPLD_WRITE(system_rst, 1);
67}
68
69void cpld_set_sd(void)
70{
71 u16 reg = CPLD_CFG_RCW_SRC_SD;
72 u8 reg5 = (u8)(reg >> 1);
73 u8 reg6 = (u8)(reg & 1);
74
75 cpld_rev_bit(&reg5);
76
77 CPLD_WRITE(soft_mux_on, 1);
78
79 CPLD_WRITE(cfg_rcw_src1, reg5);
80 CPLD_WRITE(cfg_rcw_src2, reg6);
81
82 CPLD_WRITE(system_rst, 1);
83}
Hou Zhiqiang64245772016-12-09 16:08:59 +080084
85void cpld_select_core_volt(bool en_0v9)
86{
87 u8 reg17 = en_0v9;
88
89 CPLD_WRITE(vdd_en, 1);
90 CPLD_WRITE(vdd_sel, reg17);
91}
92
Mingkai Hudd029362016-09-07 18:47:28 +080093#ifdef DEBUG
94static void cpld_dump_regs(void)
95{
96 printf("cpld_ver = %x\n", CPLD_READ(cpld_ver));
97 printf("cpld_ver_sub = %x\n", CPLD_READ(cpld_ver_sub));
98 printf("pcba_ver = %x\n", CPLD_READ(pcba_ver));
99 printf("soft_mux_on = %x\n", CPLD_READ(soft_mux_on));
100 printf("cfg_rcw_src1 = %x\n", CPLD_READ(cfg_rcw_src1));
101 printf("cfg_rcw_src2 = %x\n", CPLD_READ(cfg_rcw_src2));
102 printf("vbank = %x\n", CPLD_READ(vbank));
103 printf("sysclk_sel = %x\n", CPLD_READ(sysclk_sel));
104 printf("uart_sel = %x\n", CPLD_READ(uart_sel));
105 printf("sd1refclk_sel = %x\n", CPLD_READ(sd1refclk_sel));
106 printf("rgmii_1588_sel = %x\n", CPLD_READ(rgmii_1588_sel));
107 printf("1588_clk_sel = %x\n", CPLD_READ(reg_1588_clk_sel));
108 printf("status_led = %x\n", CPLD_READ(status_led));
109 printf("sd_emmc = %x\n", CPLD_READ(sd_emmc));
110 printf("vdd_en = %x\n", CPLD_READ(vdd_en));
111 printf("vdd_sel = %x\n", CPLD_READ(vdd_sel));
112 putc('\n');
113}
114#endif
115
116void cpld_rev_bit(unsigned char *value)
117{
118 u8 rev_val, val;
119 int i;
120
121 val = *value;
122 rev_val = val & 1;
123 for (i = 1; i <= 7; i++) {
124 val >>= 1;
125 rev_val <<= 1;
126 rev_val |= val & 1;
127 }
128
129 *value = rev_val;
130}
131
Simon Glass09140112020-05-10 11:40:03 -0600132int do_cpld(struct cmd_tbl *cmdtp, int flag, int argc, char *const argv[])
Mingkai Hudd029362016-09-07 18:47:28 +0800133{
134 int rc = 0;
135
136 if (argc <= 1)
137 return cmd_usage(cmdtp);
138
139 if (strcmp(argv[1], "reset") == 0) {
140 if (strcmp(argv[2], "altbank") == 0)
141 cpld_set_altbank();
142 else if (strcmp(argv[2], "sd") == 0)
143 cpld_set_sd();
144 else
145 cpld_set_defbank();
146#ifdef DEBUG
147 } else if (strcmp(argv[1], "dump") == 0) {
148 cpld_dump_regs();
149#endif
150 } else {
151 rc = cmd_usage(cmdtp);
152 }
153
154 return rc;
155}
156
157U_BOOT_CMD(
158 cpld, CONFIG_SYS_MAXARGS, 1, do_cpld,
159 "Reset the board or alternate bank",
160 "reset: reset to default bank\n"
161 "cpld reset altbank: reset to alternate bank\n"
162 "cpld reset sd: reset to boot from SD card\n"
163#ifdef DEBUG
164 "cpld dump - display the CPLD registers\n"
165#endif
166);