blob: 7097b3eee4e40c08228e6366ae1f49c02028dde7 [file] [log] [blame]
Jon Loeliger5c9efb32006-04-27 10:15:16 -05001/*
2 * Copyright 2006 Freescale Semiconductor.
3 *
Jon Loeligerdebb7352006-04-26 17:58:56 -05004 * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25/*
Jon Loeliger5c9efb32006-04-27 10:15:16 -050026 * MPC8641HPCN board configuration file
Jon Loeligerdebb7352006-04-26 17:58:56 -050027 *
28 * Make sure you change the MAC address and other network params first,
29 * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
30 */
31
32#ifndef __CONFIG_H
33#define __CONFIG_H
34
35/* High Level Configuration Options */
36#define CONFIG_MPC86xx 1 /* MPC86xx */
37#define CONFIG_MPC8641 1 /* MPC8641 specific */
38#define CONFIG_MPC8641HPCN 1 /* MPC8641HPCN board specific */
39#define CONFIG_NUM_CPUS 2 /* Number of CPUs in the system */
40#define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
Jon Loeliger5c9efb32006-04-27 10:15:16 -050041#undef DEBUG
Jon Loeligerdebb7352006-04-26 17:58:56 -050042
Jon Loeligerdebb7352006-04-26 17:58:56 -050043#ifdef RUN_DIAG
44#define CFG_DIAG_ADDR 0xff800000
45#endif
Jon Loeliger5c9efb32006-04-27 10:15:16 -050046
Jon Loeligerdebb7352006-04-26 17:58:56 -050047#define CFG_RESET_ADDRESS 0xfff00100
48
Jin Zhengxiong-R64188fa7db9c2006-06-27 18:11:54 +080049/*#undef CONFIG_PCI*/
50#define CONFIG_PCI
Jon Loeliger5c9efb32006-04-27 10:15:16 -050051
Jon Loeligerdebb7352006-04-26 17:58:56 -050052#define CONFIG_TSEC_ENET /* tsec ethernet support */
53#define CONFIG_ENV_OVERWRITE
Jon Loeliger5c9efb32006-04-27 10:15:16 -050054
Jon Loeliger18b6c8c2006-05-09 08:23:49 -050055#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
Jon Loeliger5c9efb32006-04-27 10:15:16 -050056#undef CONFIG_DDR_DLL /* possible DLL fix needed */
Jon Loeligerdebb7352006-04-26 17:58:56 -050057#define CONFIG_DDR_2T_TIMING /* Sets the 2T timing bit */
Jon Loeligerdebb7352006-04-26 17:58:56 -050058#define CONFIG_DDR_ECC /* only for ECC DDR module */
59#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
60#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
Jon Loeliger9a655872006-05-19 13:26:34 -050061#define CONFIG_NUM_DDR_CONTROLLERS 2
62/* #define CONFIG_DDR_INTERLEAVE 1 */
63#define CACHE_LINE_INTERLEAVING 0x20000000
64#define PAGE_INTERLEAVING 0x21000000
65#define BANK_INTERLEAVING 0x22000000
66#define SUPER_BANK_INTERLEAVING 0x23000000
67
Jon Loeligerdebb7352006-04-26 17:58:56 -050068
Jon Loeliger5c9efb32006-04-27 10:15:16 -050069#define CONFIG_ALTIVEC 1
Jon Loeligerdebb7352006-04-26 17:58:56 -050070
Jon Loeliger5c9efb32006-04-27 10:15:16 -050071/*
Jon Loeligerdebb7352006-04-26 17:58:56 -050072 * L2CR setup -- make sure this is right for your board!
73 */
Jon Loeliger5c9efb32006-04-27 10:15:16 -050074#define CFG_L2
Jon Loeligerdebb7352006-04-26 17:58:56 -050075#define L2_INIT 0
76#define L2_ENABLE (L2CR_L2E)
77
78#ifndef CONFIG_SYS_CLK_FREQ
Jon Loeligerdebb7352006-04-26 17:58:56 -050079#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
80#endif
81
Jon Loeligerdebb7352006-04-26 17:58:56 -050082#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
83
84#undef CFG_DRAM_TEST /* memory test, takes time */
85#define CFG_MEMTEST_START 0x00200000 /* memtest region */
86#define CFG_MEMTEST_END 0x00400000
87
88
89/*
90 * Base addresses -- Note these are effective addresses where the
91 * actual resources get mapped (not physical addresses)
92 */
93#define CFG_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
94#define CFG_CCSRBAR 0xf8000000 /* relocated CCSRBAR */
95#define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */
96
97
98/*
99 * DDR Setup
100 */
101#define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
102#define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE
Jin Zhengxiongfcb28e72006-07-13 10:35:10 -0500103#define CONFIG_VERY_BIG_RAM
Jon Loeligerdebb7352006-04-26 17:58:56 -0500104
105#define MPC86xx_DDR_SDRAM_CLK_CNTL
106
107#if defined(CONFIG_SPD_EEPROM)
108 /*
109 * Determine DDR configuration from I2C interface.
110 */
Jon Loeliger9a655872006-05-19 13:26:34 -0500111 #define SPD_EEPROM_ADDRESS1 0x51 /* DDR DIMM */
112 #define SPD_EEPROM_ADDRESS2 0x52 /* DDR DIMM */
113 #define SPD_EEPROM_ADDRESS3 0x53 /* DDR DIMM */
114 #define SPD_EEPROM_ADDRESS4 0x54 /* DDR DIMM */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500115
116#else
117 /*
Jon Loeliger18b6c8c2006-05-09 08:23:49 -0500118 * Manually set up DDR1 parameters
Jon Loeligerdebb7352006-04-26 17:58:56 -0500119 */
120
Jon Loeligerdebb7352006-04-26 17:58:56 -0500121 #define CFG_SDRAM_SIZE 256 /* DDR is 256MB */
122
123 #define CFG_DDR_CS0_BNDS 0x0000000F
124 #define CFG_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */
125 #define CFG_DDR_EXT_REFRESH 0x00000000
126 #define CFG_DDR_TIMING_0 0x00260802
127 #define CFG_DDR_TIMING_1 0x39357322
128 #define CFG_DDR_TIMING_2 0x14904cc8
129 #define CFG_DDR_MODE_1 0x00480432
130 #define CFG_DDR_MODE_2 0x00000000
131 #define CFG_DDR_INTERVAL 0x06090100
132 #define CFG_DDR_DATA_INIT 0xdeadbeef
133 #define CFG_DDR_CLK_CTRL 0x03800000
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500134 #define CFG_DDR_OCD_CTRL 0x00000000
135 #define CFG_DDR_OCD_STATUS 0x00000000
Jon Loeligerdebb7352006-04-26 17:58:56 -0500136 #define CFG_DDR_CONTROL 0xe3008000 /* Type = DDR2 */
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500137 #define CFG_DDR_CONTROL2 0x04400000
Jon Loeligerdebb7352006-04-26 17:58:56 -0500138
Jon Loeliger18b6c8c2006-05-09 08:23:49 -0500139 /* Not used in fixed_sdram function */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500140
141 #define CFG_DDR_MODE 0x00000022
142 #define CFG_DDR_CS1_BNDS 0x00000000
Jon Loeliger18b6c8c2006-05-09 08:23:49 -0500143 #define CFG_DDR_CS2_BNDS 0x00000FFF /* Not done */
144 #define CFG_DDR_CS3_BNDS 0x00000FFF /* Not done */
145 #define CFG_DDR_CS4_BNDS 0x00000FFF /* Not done */
146 #define CFG_DDR_CS5_BNDS 0x00000FFF /* Not done */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500147#endif
148
Haiying Wangbea3f282006-07-12 10:48:05 -0400149#define CFG_ID_EEPROM 1
150#define ID_EEPROM_ADDR 0x57
Jon Loeligerdebb7352006-04-26 17:58:56 -0500151
152/*
Jon Loeliger586d1d52006-05-19 13:22:44 -0500153 * In MPC8641HPCN, allocate 16MB flash spaces at fe000000 and ff000000.
154 * There is an 8MB flash. In effect, the addresses from fe000000 to fe7fffff
Jon Loeligerdebb7352006-04-26 17:58:56 -0500155 * map to fe800000 to ffffffff, and ff000000 to ff7fffff map to ffffffff.
156 * However, when u-boot comes up, the flash_init needs hard start addresses
Jon Loeliger586d1d52006-05-19 13:22:44 -0500157 * to build its info table. For user convenience, the flash addresses is
158 * fe800000 and ff800000. That way, u-boot knows where the flash is
159 * and the user can download u-boot code from promjet to fef00000, a
160 * more intuitive location than fe700000.
161 *
162 * Note that, on switching the boot location, fef00000 becomes fff00000.
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500163 */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500164#define CFG_FLASH_BASE 0xfe800000 /* start of FLASH 32M */
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500165#define CFG_FLASH_BASE2 0xff800000
Jon Loeligerdebb7352006-04-26 17:58:56 -0500166
167#define CFG_FLASH_BANKS_LIST {CFG_FLASH_BASE, CFG_FLASH_BASE2}
168
Jon Loeligerdebb7352006-04-26 17:58:56 -0500169#define CFG_BR0_PRELIM 0xff001001 /* port size 16bit */
170#define CFG_OR0_PRELIM 0xff006ff7 /* 16MB Boot Flash area*/
171
172#define CFG_BR1_PRELIM 0xfe001001 /* port size 16bit */
173#define CFG_OR1_PRELIM 0xff006ff7 /* 16MB Alternate Boot Flash area*/
174
175#define CFG_BR2_PRELIM 0xf8201001 /* port size 16bit */
176#define CFG_OR2_PRELIM 0xfff06ff7 /* 1MB Compact Flash area*/
177
178#define CFG_BR3_PRELIM 0xf8100801 /* port size 8bit */
179#define CFG_OR3_PRELIM 0xfff06ff7 /* 1MB PIXIS area*/
180
Jon Loeligerdebb7352006-04-26 17:58:56 -0500181
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500182#define PIXIS_BASE 0xf8100000 /* PIXIS registers */
183#define PIXIS_ID 0x0 /* Board ID at offset 0 */
184#define PIXIS_VER 0x1 /* Board version at offset 1 */
185#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
186#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
187#define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch register */
188#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
189#define PIXIS_VCTL 0x10 /* VELA Control Register */
190#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
191#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
192#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
193#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
194#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
195#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
196#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500197
198#define CFG_MAX_FLASH_BANKS 2 /* number of banks */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500199#define CFG_MAX_FLASH_SECT 128 /* sectors per device */
200
201#undef CFG_FLASH_CHECKSUM
202#define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
203#define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
204#define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
205
Jon Loeliger18b6c8c2006-05-09 08:23:49 -0500206#define CFG_FLASH_CFI_DRIVER
Jon Loeligerdebb7352006-04-26 17:58:56 -0500207#define CFG_FLASH_CFI
208#define CFG_FLASH_EMPTY_INFO
209
Jon Loeligerdebb7352006-04-26 17:58:56 -0500210#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
211#define CFG_RAMBOOT
212#else
213#undef CFG_RAMBOOT
214#endif
215
Jin Zhengxiong-R64188fa7db9c2006-06-27 18:11:54 +0800216#if defined(CFG_RAMBOOT)
217#undef CFG_FLASH_CFI_DRIVER
218#undef CONFIG_SPD_EEPROM
219#define CFG_SDRAM_SIZE 256
Jon Loeligerdebb7352006-04-26 17:58:56 -0500220#endif
221
222#undef CONFIG_CLOCKS_IN_MHZ
223
224#define CONFIG_L1_INIT_RAM
Jon Loeliger18b6c8c2006-05-09 08:23:49 -0500225#define CFG_INIT_RAM_LOCK 1
Jon Loeligerdebb7352006-04-26 17:58:56 -0500226#ifndef CFG_INIT_RAM_LOCK
227#define CFG_INIT_RAM_ADDR 0x0fd00000 /* Initial RAM address */
228#else
229#define CFG_INIT_RAM_ADDR 0xf8400000 /* Initial RAM address */
230#endif
231#define CFG_INIT_RAM_END 0x4000 /* End of used area in RAM */
232
233#define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */
234#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
235#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
236
237#define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
238#define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
239
240/* Serial Port */
241#define CONFIG_CONS_INDEX 1
242#undef CONFIG_SERIAL_SOFTWARE_FIFO
243#define CFG_NS16550
244#define CFG_NS16550_SERIAL
245#define CFG_NS16550_REG_SIZE 1
246#define CFG_NS16550_CLK get_bus_freq(0)
247
248#define CFG_BAUDRATE_TABLE \
249 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
250
251#define CFG_NS16550_COM1 (CFG_CCSRBAR+0x4500)
252#define CFG_NS16550_COM2 (CFG_CCSRBAR+0x4600)
253
254/* Use the HUSH parser */
255#define CFG_HUSH_PARSER
256#ifdef CFG_HUSH_PARSER
257#define CFG_PROMPT_HUSH_PS2 "> "
258#endif
259
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500260/*
261 * Pass open firmware flat tree to kernel
262 */
263#define CONFIG_OF_FLAT_TREE 1
264#define CONFIG_OF_BOARD_SETUP 1
Jon Loeligerdebb7352006-04-26 17:58:56 -0500265
266/* maximum size of the flat tree (8K) */
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500267#define OF_FLAT_TREE_MAX_SIZE 8192
Jon Loeligerdebb7352006-04-26 17:58:56 -0500268
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500269#define OF_CPU "PowerPC,8641@0"
270#define OF_SOC "soc8641@f8000000"
John Traill515ab8a2006-07-28 08:16:06 +0100271#define OF_TBCLK (bd->bi_busfreq / 4)
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500272#define OF_STDOUT_PATH "/soc8641@f8000000/serial@4500"
Jon Loeligerdebb7352006-04-26 17:58:56 -0500273
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500274#define CFG_64BIT_VSPRINTF 1
275#define CFG_64BIT_STRTOUL 1
Jon Loeligerdebb7352006-04-26 17:58:56 -0500276
Jon Loeliger586d1d52006-05-19 13:22:44 -0500277/*
278 * I2C
279 */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500280#define CONFIG_HARD_I2C /* I2C with hardware support*/
281#undef CONFIG_SOFT_I2C /* I2C bit-banged */
282#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
283#define CFG_I2C_SLAVE 0x7F
284#define CFG_I2C_NOPROBES {0x69} /* Don't probe these addrs */
285
Jon Loeliger586d1d52006-05-19 13:22:44 -0500286/*
287 * RapidIO MMU
288 */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500289#define CFG_RIO_MEM_BASE 0xc0000000 /* base address */
290#define CFG_RIO_MEM_PHYS CFG_RIO_MEM_BASE
291#define CFG_RIO_MEM_SIZE 0x20000000 /* 128M */
292
293/*
294 * General PCI
295 * Addresses are mapped 1-1.
296 */
297#define CFG_PCI1_MEM_BASE 0x80000000
Jon Loeligerdebb7352006-04-26 17:58:56 -0500298#define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
299#define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */
300#define CFG_PCI1_IO_BASE 0xe2000000
Jon Loeligerdebb7352006-04-26 17:58:56 -0500301#define CFG_PCI1_IO_PHYS CFG_PCI1_IO_BASE
Jon Loeligerdebb7352006-04-26 17:58:56 -0500302#define CFG_PCI1_IO_SIZE 0x1000000 /* 16M */
303
Jin Zhengxiong-R64188fa7db9c2006-06-27 18:11:54 +0800304/* PCI view of System Memory */
305#define CFG_PCI_MEMORY_BUS 0x00000000
306#define CFG_PCI_MEMORY_PHYS 0x00000000
307#define CFG_PCI_MEMORY_SIZE 0x80000000
308
Jon Loeligerdebb7352006-04-26 17:58:56 -0500309/* For RTL8139 */
Jin Zhengxiong-R64188bc09cf32006-06-27 18:12:10 +0800310#define KSEG1ADDR(x) ({u32 _x=le32_to_cpu(*(u32 *)(x)); (&_x);})
Jon Loeligerdebb7352006-04-26 17:58:56 -0500311#define _IO_BASE 0x00000000
312
313#define CFG_PCI2_MEM_BASE 0xa0000000
314#define CFG_PCI2_MEM_PHYS CFG_PCI2_MEM_BASE
315#define CFG_PCI2_MEM_SIZE 0x10000000 /* 256M */
316#define CFG_PCI2_IO_BASE 0xe3000000
317#define CFG_PCI2_IO_PHYS CFG_PCI2_IO_BASE
318#define CFG_PCI2_IO_SIZE 0x1000000 /* 16M */
319
Jon Loeligerdebb7352006-04-26 17:58:56 -0500320
321#if defined(CONFIG_PCI)
322
Jon Loeligerdebb7352006-04-26 17:58:56 -0500323#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
324
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500325#undef CFG_SCSI_SCAN_BUS_REVERSE
Jon Loeligerdebb7352006-04-26 17:58:56 -0500326
327#define CONFIG_NET_MULTI
328#define CONFIG_PCI_PNP /* do pci plug-and-play */
329
330#define CONFIG_RTL8139
331
Jon Loeligerdebb7352006-04-26 17:58:56 -0500332#undef CONFIG_EEPRO100
333#undef CONFIG_TULIP
334
335#if !defined(CONFIG_PCI_PNP)
336 #define PCI_ENET0_IOADDR 0xe0000000
337 #define PCI_ENET0_MEMADDR 0xe0000000
338 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
339#endif
340
341#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500342
Jin Zhengxiongdabf9ef2006-08-23 19:15:12 +0800343#define CONFIG_DOS_PARTITION
344#define CONFIG_SCSI_AHCI
345
346#ifdef CONFIG_SCSI_AHCI
347#define CONFIG_SATA_ULI5288
348#define CFG_SCSI_MAX_SCSI_ID 4
349#define CFG_SCSI_MAX_LUN 1
350#define CFG_SCSI_MAX_DEVICE (CFG_SCSI_MAX_SCSI_ID * CFG_SCSI_MAX_LUN)
351#define CFG_SCSI_MAXDEVICE CFG_SCSI_MAX_DEVICE
352#endif
353
Jon Loeligerdebb7352006-04-26 17:58:56 -0500354#endif /* CONFIG_PCI */
355
356
357#if defined(CONFIG_TSEC_ENET)
358
359#ifndef CONFIG_NET_MULTI
360#define CONFIG_NET_MULTI 1
361#endif
362
363#define CONFIG_MII 1 /* MII PHY management */
364
365#define CONFIG_MPC86XX_TSEC1 1
366#define CONFIG_MPC86XX_TSEC1_NAME "eTSEC1"
367#define CONFIG_MPC86XX_TSEC2 1
368#define CONFIG_MPC86XX_TSEC2_NAME "eTSEC2"
369#define CONFIG_MPC86XX_TSEC3 1
370#define CONFIG_MPC86XX_TSEC3_NAME "eTSEC3"
371#define CONFIG_MPC86XX_TSEC4 1
372#define CONFIG_MPC86XX_TSEC4_NAME "eTSEC4"
373
Jon Loeligerdebb7352006-04-26 17:58:56 -0500374#define TSEC1_PHY_ADDR 0
375#define TSEC2_PHY_ADDR 1
376#define TSEC3_PHY_ADDR 2
377#define TSEC4_PHY_ADDR 3
378#define TSEC1_PHYIDX 0
379#define TSEC2_PHYIDX 0
380#define TSEC3_PHYIDX 0
381#define TSEC4_PHYIDX 0
382
383#define CONFIG_ETHPRIME "eTSEC1"
384
385#endif /* CONFIG_TSEC_ENET */
386
387
Jon Loeliger586d1d52006-05-19 13:22:44 -0500388/*
389 * BAT0 2G Cacheable, non-guarded
Jon Loeligerdebb7352006-04-26 17:58:56 -0500390 * 0x0000_0000 2G DDR
391 */
Jon Loeligerfecf1c72006-08-14 15:33:38 -0500392#define CFG_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
393#define CFG_DBAT0U (BATU_BL_2G | BATU_VS | BATU_VP)
394#define CFG_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE )
Jon Loeligerdebb7352006-04-26 17:58:56 -0500395#define CFG_IBAT0U CFG_DBAT0U
396
Jon Loeliger586d1d52006-05-19 13:22:44 -0500397/*
398 * BAT1 1G Cache-inhibited, guarded
Jon Loeligerdebb7352006-04-26 17:58:56 -0500399 * 0x8000_0000 512M PCI-Express 1 Memory
400 * 0xa000_0000 512M PCI-Express 2 Memory
Jon Loeliger586d1d52006-05-19 13:22:44 -0500401 * Changed it for operating from 0xd0000000
Jon Loeligerdebb7352006-04-26 17:58:56 -0500402 */
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500403#define CFG_DBAT1L ( CFG_PCI1_MEM_BASE | BATL_PP_RW \
404 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Jon Loeligerdebb7352006-04-26 17:58:56 -0500405#define CFG_DBAT1U (CFG_PCI1_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
406#define CFG_IBAT1L (CFG_PCI1_MEM_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
407#define CFG_IBAT1U CFG_DBAT1U
408
Jon Loeliger586d1d52006-05-19 13:22:44 -0500409/*
410 * BAT2 512M Cache-inhibited, guarded
Jon Loeligerdebb7352006-04-26 17:58:56 -0500411 * 0xc000_0000 512M RapidIO Memory
412 */
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500413#define CFG_DBAT2L (CFG_RIO_MEM_BASE | BATL_PP_RW \
414 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Jon Loeligerdebb7352006-04-26 17:58:56 -0500415#define CFG_DBAT2U (CFG_RIO_MEM_BASE | BATU_BL_512M | BATU_VS | BATU_VP)
416#define CFG_IBAT2L (CFG_RIO_MEM_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
417#define CFG_IBAT2U CFG_DBAT2U
418
Jon Loeliger586d1d52006-05-19 13:22:44 -0500419/*
420 * BAT3 4M Cache-inhibited, guarded
Jon Loeligerdebb7352006-04-26 17:58:56 -0500421 * 0xf800_0000 4M CCSR
422 */
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500423#define CFG_DBAT3L ( CFG_CCSRBAR | BATL_PP_RW \
424 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Jon Loeligerdebb7352006-04-26 17:58:56 -0500425#define CFG_DBAT3U (CFG_CCSRBAR | BATU_BL_4M | BATU_VS | BATU_VP)
426#define CFG_IBAT3L (CFG_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT)
427#define CFG_IBAT3U CFG_DBAT3U
428
Jon Loeliger586d1d52006-05-19 13:22:44 -0500429/*
430 * BAT4 32M Cache-inhibited, guarded
Jon Loeligerdebb7352006-04-26 17:58:56 -0500431 * 0xe200_0000 16M PCI-Express 1 I/O
432 * 0xe300_0000 16M PCI-Express 2 I/0
Jon Loeliger586d1d52006-05-19 13:22:44 -0500433 * Note that this is at 0xe0000000
Jon Loeligerdebb7352006-04-26 17:58:56 -0500434 */
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500435#define CFG_DBAT4L ( CFG_PCI1_IO_BASE | BATL_PP_RW \
436 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Jon Loeligerdebb7352006-04-26 17:58:56 -0500437#define CFG_DBAT4U (CFG_PCI1_IO_BASE | BATU_BL_32M | BATU_VS | BATU_VP)
438#define CFG_IBAT4L (CFG_PCI1_IO_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
439#define CFG_IBAT4U CFG_DBAT4U
440
Jon Loeliger586d1d52006-05-19 13:22:44 -0500441/*
442 * BAT5 128K Cacheable, non-guarded
Jon Loeligerdebb7352006-04-26 17:58:56 -0500443 * 0xe401_0000 128K Init RAM for stack in the CPU DCache (no backing memory)
444 */
445#define CFG_DBAT5L (CFG_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
446#define CFG_DBAT5U (CFG_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
447#define CFG_IBAT5L CFG_DBAT5L
448#define CFG_IBAT5U CFG_DBAT5U
449
Jon Loeliger586d1d52006-05-19 13:22:44 -0500450/*
451 * BAT6 32M Cache-inhibited, guarded
Jon Loeligerdebb7352006-04-26 17:58:56 -0500452 * 0xfe00_0000 32M FLASH
453 */
Jin Zhengxiong-R64188fa7db9c2006-06-27 18:11:54 +0800454#define CFG_DBAT6L ((CFG_FLASH_BASE & 0xfe000000) | BATL_PP_RW \
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500455 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Jin Zhengxiong-R64188fa7db9c2006-06-27 18:11:54 +0800456#define CFG_DBAT6U ((CFG_FLASH_BASE & 0xfe000000) | BATU_BL_32M | BATU_VS | BATU_VP)
457#define CFG_IBAT6L ((CFG_FLASH_BASE & 0xfe000000) | BATL_PP_RW | BATL_MEMCOHERENCE)
Jon Loeligerdebb7352006-04-26 17:58:56 -0500458#define CFG_IBAT6U CFG_DBAT6U
459
Jon Loeligerdebb7352006-04-26 17:58:56 -0500460#define CFG_DBAT7L 0x00000000
461#define CFG_DBAT7U 0x00000000
462#define CFG_IBAT7L 0x00000000
463#define CFG_IBAT7U 0x00000000
464
465
466
467
468/*
469 * Environment
470 */
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500471#ifndef CFG_RAMBOOT
472 #define CFG_ENV_IS_IN_FLASH 1
473 #define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000)
Jon Loeliger586d1d52006-05-19 13:22:44 -0500474 #define CFG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500475 #define CFG_ENV_SIZE 0x2000
476#else
477 #define CFG_NO_FLASH 1 /* Flash is not usable now */
478 #define CFG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
479 #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
480 #define CFG_ENV_SIZE 0x2000
481#endif
Jon Loeligerdebb7352006-04-26 17:58:56 -0500482
483#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
484#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
485
486#if defined(CFG_RAMBOOT)
487 #if defined(CONFIG_PCI)
488 #define CONFIG_COMMANDS ((CONFIG_CMD_DFL \
489 | CFG_CMD_PING \
490 | CFG_CMD_PCI \
Jin Zhengxiongdabf9ef2006-08-23 19:15:12 +0800491 | CFG_CMD_I2C \
492 | CFG_CMD_SCSI \
493 | CFG_CMD_EXT2) \
Jon Loeligerdebb7352006-04-26 17:58:56 -0500494 & \
495 ~(CFG_CMD_ENV \
496 | CFG_CMD_IMLS \
497 | CFG_CMD_FLASH \
498 | CFG_CMD_LOADS))
499 #else
500 #define CONFIG_COMMANDS ((CONFIG_CMD_DFL \
501 | CFG_CMD_PING \
Jin Zhengxiongdabf9ef2006-08-23 19:15:12 +0800502 | CFG_CMD_I2C \
503 | CFG_CMD_SCSI \
504 | CGF_CMD_EXT2) \
Jon Loeligerdebb7352006-04-26 17:58:56 -0500505 & \
506 ~(CFG_CMD_ENV \
507 | CFG_CMD_IMLS \
508 | CFG_CMD_FLASH \
509 | CFG_CMD_LOADS))
510 #endif
511#else
512 #if defined(CONFIG_PCI)
513 #define CONFIG_COMMANDS (CONFIG_CMD_DFL \
514 | CFG_CMD_PCI \
515 | CFG_CMD_PING \
Jin Zhengxiongdabf9ef2006-08-23 19:15:12 +0800516 | CFG_CMD_I2C \
517 | CFG_CMD_SCSI \
518 | CFG_CMD_EXT2)
Jon Loeligerdebb7352006-04-26 17:58:56 -0500519 #else
520 #define CONFIG_COMMANDS (CONFIG_CMD_DFL \
521 | CFG_CMD_PING \
522 | CFG_CMD_I2C)
523 #endif
524#endif
525
526#include <cmd_confdefs.h>
527
528#undef CONFIG_WATCHDOG /* watchdog disabled */
529
530/*
531 * Miscellaneous configurable options
532 */
533#define CFG_LONGHELP /* undef to save memory */
534#define CFG_LOAD_ADDR 0x2000000 /* default load address */
535#define CFG_PROMPT "=> " /* Monitor Command Prompt */
536
537#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
538 #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
539#else
540 #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
541#endif
542
543#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
544#define CFG_MAXARGS 16 /* max number of command args */
545#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
546#define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
547
548/*
549 * For booting Linux, the board info and command line data
550 * have to be in the first 8 MB of memory, since this is
551 * the maximum mapped by the Linux kernel during initialization.
552 */
553#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
554
555/* Cache Configuration */
556#define CFG_DCACHE_SIZE 32768
557#define CFG_CACHELINE_SIZE 32
558#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
559#define CFG_CACHELINE_SHIFT 5 /*log base 2 of the above value*/
560#endif
561
562/*
563 * Internal Definitions
564 *
565 * Boot Flags
566 */
567#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
568#define BOOTFLAG_WARM 0x02 /* Software reboot */
569
570#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
571#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
572#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
573#endif
574
575
576/*
577 * Environment Configuration
578 */
579
580/* The mac addresses for all ethernet interface */
581#if defined(CONFIG_TSEC_ENET)
582#define CONFIG_ETHADDR 00:E0:0C:00:00:01
583#define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
584#define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
585#define CONFIG_ETH3ADDR 00:E0:0C:00:03:FD
586#endif
587
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500588#define CONFIG_HAS_ETH1 1
589#define CONFIG_HAS_ETH2 1
590#define CONFIG_HAS_ETH3 1
Jon Loeligerdebb7352006-04-26 17:58:56 -0500591
Jon Loeliger18b6c8c2006-05-09 08:23:49 -0500592#define CONFIG_IPADDR 192.168.1.100
Jon Loeligerdebb7352006-04-26 17:58:56 -0500593
594#define CONFIG_HOSTNAME unknown
595#define CONFIG_ROOTPATH /opt/nfsroot
596#define CONFIG_BOOTFILE uImage
597
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500598#define CONFIG_SERVERIP 192.168.1.1
Jon Loeliger18b6c8c2006-05-09 08:23:49 -0500599#define CONFIG_GATEWAYIP 192.168.1.1
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500600#define CONFIG_NETMASK 255.255.255.0
Jon Loeligerdebb7352006-04-26 17:58:56 -0500601
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500602/* default location for tftp and bootm */
603#define CONFIG_LOADADDR 1000000
Jon Loeligerdebb7352006-04-26 17:58:56 -0500604
605#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
Jon Loeliger18b6c8c2006-05-09 08:23:49 -0500606#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500607
608#define CONFIG_BAUDRATE 115200
609
610#define CONFIG_EXTRA_ENV_SETTINGS \
611 "netdev=eth0\0" \
612 "consoledev=ttyS0\0" \
613 "ramdiskaddr=400000\0" \
614 "ramdiskfile=your.ramdisk.u-boot\0" \
Zhang Weid8ea2ac2006-08-23 17:54:32 +0800615 "dtbaddr=2000000\0" \
616 "dtbfile=mpc8641_hpcn.dtb\0" \
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500617 "pex0=echo ---------------------------; echo --------- PCI EXPRESS -----\0"\
Jon Loeligerdebb7352006-04-26 17:58:56 -0500618 "pexstat=mw f8008000 84000004; echo -expect:- 16000000; md f8008004 1\0" \
619 "pex1=pci write 1.0.0 4 146; pci write 1.0.0 10 80000000\0" \
620 "pexd=echo -expect:- xxx01002 00100146; pci display 1.0.0 0 2\0" \
621 "pex=run pexstat; run pex1; run pexd\0" \
622 "en-wd=mw.b f8100010 0x08; echo -expect:- 08; md.b f8100010 1\0" \
623 "dis-wd=mw.b f8100010 0x00; echo -expect:- 00; md.b f8100010 1\0" \
624 "maxcpus=2"
625
626
627#define CONFIG_NFSBOOTCOMMAND \
628 "setenv bootargs root=/dev/nfs rw " \
629 "nfsroot=$serverip:$rootpath " \
630 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
631 "console=$consoledev,$baudrate $othbootargs;" \
632 "tftp $loadaddr $bootfile;" \
Zhang Weid8ea2ac2006-08-23 17:54:32 +0800633 "tftp $dtbaddr $dtbfile;" \
634 "bootm $loadaddr - $dtbaddr"
Jon Loeligerdebb7352006-04-26 17:58:56 -0500635
636#define CONFIG_RAMBOOTCOMMAND \
637 "setenv bootargs root=/dev/ram rw " \
638 "console=$consoledev,$baudrate $othbootargs;" \
639 "tftp $ramdiskaddr $ramdiskfile;" \
640 "tftp $loadaddr $bootfile;" \
Zhang Weid8ea2ac2006-08-23 17:54:32 +0800641 "tftp $dtbaddr $dtbfile;" \
642 "bootm $loadaddr $ramdiskaddr $dtbaddr"
Jon Loeligerdebb7352006-04-26 17:58:56 -0500643
644#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
645
646#endif /* __CONFIG_H */