blob: aa04e8f185976e0f3248171f227d887ac0e23a3e [file] [log] [blame]
wdenkc6097192002-11-03 00:24:07 +00001/*
2 * (C) Copyright 2002 Wolfgang Grandegger, wg@denx.de.
3 *
4 * This driver for AMD PCnet network controllers is derived from the
5 * Linux driver pcnet32.c written 1996-1999 by Thomas Bogendoerfer.
6 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
26#include <common.h>
27#include <malloc.h>
28#include <net.h>
29#include <asm/io.h>
30#include <pci.h>
31
32#if 0
Wolfgang Denk11ea26f2008-04-24 23:44:26 +020033#define PCNET_DEBUG_LEVEL 0 /* 0=off, 1=init, 2=rx/tx */
wdenkc6097192002-11-03 00:24:07 +000034#endif
35
36#if PCNET_DEBUG_LEVEL > 0
wdenk39539882004-07-01 16:30:44 +000037#define PCNET_DEBUG1(fmt,args...) printf (fmt ,##args)
wdenkc6097192002-11-03 00:24:07 +000038#if PCNET_DEBUG_LEVEL > 1
wdenk39539882004-07-01 16:30:44 +000039#define PCNET_DEBUG2(fmt,args...) printf (fmt ,##args)
wdenkc6097192002-11-03 00:24:07 +000040#else
wdenk39539882004-07-01 16:30:44 +000041#define PCNET_DEBUG2(fmt,args...)
wdenkc6097192002-11-03 00:24:07 +000042#endif
43#else
wdenk39539882004-07-01 16:30:44 +000044#define PCNET_DEBUG1(fmt,args...)
45#define PCNET_DEBUG2(fmt,args...)
wdenkc6097192002-11-03 00:24:07 +000046#endif
47
Jon Loeligercb51c0b2007-07-09 17:39:42 -050048#if defined(CONFIG_CMD_NET) \
Jon Loeligerd5be43d2007-06-11 19:02:10 -050049 && defined(CONFIG_NET_MULTI) && defined(CONFIG_PCNET)
wdenkc6097192002-11-03 00:24:07 +000050
51#if !defined(CONF_PCNET_79C973) && defined(CONF_PCNET_79C975)
52#error "Macro for PCnet chip version is not defined!"
53#endif
54
55/*
56 * Set the number of Tx and Rx buffers, using Log_2(# buffers).
57 * Reasonable default values are 4 Tx buffers, and 16 Rx buffers.
58 * That translates to 2 (4 == 2^^2) and 4 (16 == 2^^4).
59 */
60#define PCNET_LOG_TX_BUFFERS 0
61#define PCNET_LOG_RX_BUFFERS 2
62
63#define TX_RING_SIZE (1 << (PCNET_LOG_TX_BUFFERS))
64#define TX_RING_LEN_BITS ((PCNET_LOG_TX_BUFFERS) << 12)
65
66#define RX_RING_SIZE (1 << (PCNET_LOG_RX_BUFFERS))
67#define RX_RING_LEN_BITS ((PCNET_LOG_RX_BUFFERS) << 4)
68
69#define PKT_BUF_SZ 1544
70
71/* The PCNET Rx and Tx ring descriptors. */
72struct pcnet_rx_head {
Wolfgang Denk11ea26f2008-04-24 23:44:26 +020073 u32 base;
74 s16 buf_length;
75 s16 status;
76 u32 msg_length;
77 u32 reserved;
wdenkc6097192002-11-03 00:24:07 +000078};
79
80struct pcnet_tx_head {
Wolfgang Denk11ea26f2008-04-24 23:44:26 +020081 u32 base;
82 s16 length;
83 s16 status;
84 u32 misc;
85 u32 reserved;
wdenkc6097192002-11-03 00:24:07 +000086};
87
88/* The PCNET 32-Bit initialization block, described in databook. */
89struct pcnet_init_block {
Wolfgang Denk11ea26f2008-04-24 23:44:26 +020090 u16 mode;
91 u16 tlen_rlen;
92 u8 phys_addr[6];
93 u16 reserved;
94 u32 filter[2];
95 /* Receive and transmit ring base, along with extra bits. */
96 u32 rx_ring;
97 u32 tx_ring;
98 u32 reserved2;
wdenkc6097192002-11-03 00:24:07 +000099};
100
101typedef struct pcnet_priv {
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200102 struct pcnet_rx_head rx_ring[RX_RING_SIZE];
103 struct pcnet_tx_head tx_ring[TX_RING_SIZE];
104 struct pcnet_init_block init_block;
105 /* Receive Buffer space */
106 unsigned char rx_buf[RX_RING_SIZE][PKT_BUF_SZ + 4];
107 int cur_rx;
108 int cur_tx;
wdenkc6097192002-11-03 00:24:07 +0000109} pcnet_priv_t;
110
111static pcnet_priv_t *lp;
112
113/* Offsets from base I/O address for WIO mode */
114#define PCNET_RDP 0x10
115#define PCNET_RAP 0x12
116#define PCNET_RESET 0x14
117#define PCNET_BDP 0x16
118
119static u16 pcnet_read_csr (struct eth_device *dev, int index)
120{
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200121 outw (index, dev->iobase + PCNET_RAP);
122 return inw (dev->iobase + PCNET_RDP);
wdenkc6097192002-11-03 00:24:07 +0000123}
124
125static void pcnet_write_csr (struct eth_device *dev, int index, u16 val)
126{
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200127 outw (index, dev->iobase + PCNET_RAP);
128 outw (val, dev->iobase + PCNET_RDP);
wdenkc6097192002-11-03 00:24:07 +0000129}
130
131static u16 pcnet_read_bcr (struct eth_device *dev, int index)
132{
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200133 outw (index, dev->iobase + PCNET_RAP);
134 return inw (dev->iobase + PCNET_BDP);
wdenkc6097192002-11-03 00:24:07 +0000135}
136
137static void pcnet_write_bcr (struct eth_device *dev, int index, u16 val)
138{
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200139 outw (index, dev->iobase + PCNET_RAP);
140 outw (val, dev->iobase + PCNET_BDP);
wdenkc6097192002-11-03 00:24:07 +0000141}
142
143static void pcnet_reset (struct eth_device *dev)
144{
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200145 inw (dev->iobase + PCNET_RESET);
wdenkc6097192002-11-03 00:24:07 +0000146}
147
148static int pcnet_check (struct eth_device *dev)
149{
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200150 outw (88, dev->iobase + PCNET_RAP);
151 return (inw (dev->iobase + PCNET_RAP) == 88);
wdenkc6097192002-11-03 00:24:07 +0000152}
153
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200154static int pcnet_init (struct eth_device *dev, bd_t * bis);
155static int pcnet_send (struct eth_device *dev, volatile void *packet,
156 int length);
157static int pcnet_recv (struct eth_device *dev);
158static void pcnet_halt (struct eth_device *dev);
159static int pcnet_probe (struct eth_device *dev, bd_t * bis, int dev_num);
wdenkc6097192002-11-03 00:24:07 +0000160
161#define PCI_TO_MEM(d,a) pci_phys_to_mem((pci_dev_t)d->priv, (u_long)(a))
162#define PCI_TO_MEM_LE(d,a) (u32)(cpu_to_le32(PCI_TO_MEM(d,a)))
163
164static struct pci_device_id supported[] = {
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200165 {PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_LANCE},
166 {}
wdenkc6097192002-11-03 00:24:07 +0000167};
168
169
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200170int pcnet_initialize (bd_t * bis)
wdenkc6097192002-11-03 00:24:07 +0000171{
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200172 pci_dev_t devbusfn;
173 struct eth_device *dev;
174 u16 command, status;
175 int dev_nr = 0;
wdenkc6097192002-11-03 00:24:07 +0000176
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200177 PCNET_DEBUG1 ("\npcnet_initialize...\n");
wdenkc6097192002-11-03 00:24:07 +0000178
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200179 for (dev_nr = 0;; dev_nr++) {
wdenkc6097192002-11-03 00:24:07 +0000180
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200181 /*
182 * Find the PCnet PCI device(s).
183 */
184 if ((devbusfn = pci_find_devices (supported, dev_nr)) < 0) {
185 break;
186 }
187
188 /*
189 * Allocate and pre-fill the device structure.
190 */
191 dev = (struct eth_device *) malloc (sizeof *dev);
192 dev->priv = (void *) devbusfn;
193 sprintf (dev->name, "pcnet#%d", dev_nr);
194
195 /*
196 * Setup the PCI device.
197 */
198 pci_read_config_dword (devbusfn, PCI_BASE_ADDRESS_0,
199 (unsigned int *) &dev->iobase);
Vlad Lungu38656312007-10-10 23:02:09 +0300200 dev->iobase=pci_io_to_phys (devbusfn, dev->iobase);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200201 dev->iobase &= ~0xf;
202
203 PCNET_DEBUG1 ("%s: devbusfn=0x%x iobase=0x%x: ",
204 dev->name, devbusfn, dev->iobase);
205
206 command = PCI_COMMAND_IO | PCI_COMMAND_MASTER;
207 pci_write_config_word (devbusfn, PCI_COMMAND, command);
208 pci_read_config_word (devbusfn, PCI_COMMAND, &status);
209 if ((status & command) != command) {
210 printf ("%s: Couldn't enable IO access or Bus Mastering\n", dev->name);
211 free (dev);
212 continue;
213 }
214
215 pci_write_config_byte (devbusfn, PCI_LATENCY_TIMER, 0x40);
216
217 /*
218 * Probe the PCnet chip.
219 */
220 if (pcnet_probe (dev, bis, dev_nr) < 0) {
221 free (dev);
222 continue;
223 }
224
225 /*
226 * Setup device structure and register the driver.
227 */
228 dev->init = pcnet_init;
229 dev->halt = pcnet_halt;
230 dev->send = pcnet_send;
231 dev->recv = pcnet_recv;
232
233 eth_register (dev);
wdenkc6097192002-11-03 00:24:07 +0000234 }
235
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200236 udelay (10 * 1000);
wdenkc6097192002-11-03 00:24:07 +0000237
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200238 return dev_nr;
wdenkc6097192002-11-03 00:24:07 +0000239}
240
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200241static int pcnet_probe (struct eth_device *dev, bd_t * bis, int dev_nr)
wdenkc6097192002-11-03 00:24:07 +0000242{
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200243 int chip_version;
244 char *chipname;
245
wdenkc6097192002-11-03 00:24:07 +0000246#ifdef PCNET_HAS_PROM
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200247 int i;
wdenkc6097192002-11-03 00:24:07 +0000248#endif
249
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200250 /* Reset the PCnet controller */
251 pcnet_reset (dev);
wdenkc6097192002-11-03 00:24:07 +0000252
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200253 /* Check if register access is working */
254 if (pcnet_read_csr (dev, 0) != 4 || !pcnet_check (dev)) {
255 printf ("%s: CSR register access check failed\n", dev->name);
256 return -1;
257 }
wdenkc6097192002-11-03 00:24:07 +0000258
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200259 /* Identify the chip */
260 chip_version =
261 pcnet_read_csr (dev, 88) | (pcnet_read_csr (dev, 89) << 16);
262 if ((chip_version & 0xfff) != 0x003)
263 return -1;
264 chip_version = (chip_version >> 12) & 0xffff;
265 switch (chip_version) {
266 case 0x2621:
267 chipname = "PCnet/PCI II 79C970A"; /* PCI */
268 break;
wdenkc6097192002-11-03 00:24:07 +0000269#ifdef CONFIG_PCNET_79C973
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200270 case 0x2625:
271 chipname = "PCnet/FAST III 79C973"; /* PCI */
272 break;
wdenkc6097192002-11-03 00:24:07 +0000273#endif
274#ifdef CONFIG_PCNET_79C975
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200275 case 0x2627:
276 chipname = "PCnet/FAST III 79C975"; /* PCI */
277 break;
wdenkc6097192002-11-03 00:24:07 +0000278#endif
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200279 default:
280 printf ("%s: PCnet version %#x not supported\n",
281 dev->name, chip_version);
282 return -1;
283 }
wdenkc6097192002-11-03 00:24:07 +0000284
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200285 PCNET_DEBUG1 ("AMD %s\n", chipname);
wdenkc6097192002-11-03 00:24:07 +0000286
287#ifdef PCNET_HAS_PROM
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200288 /*
289 * In most chips, after a chip reset, the ethernet address is read from
290 * the station address PROM at the base address and programmed into the
291 * "Physical Address Registers" CSR12-14.
292 */
293 for (i = 0; i < 3; i++) {
294 unsigned int val;
295
296 val = pcnet_read_csr (dev, i + 12) & 0x0ffff;
297 /* There may be endianness issues here. */
298 dev->enetaddr[2 * i] = val & 0x0ff;
299 dev->enetaddr[2 * i + 1] = (val >> 8) & 0x0ff;
300 }
wdenkc6097192002-11-03 00:24:07 +0000301#endif /* PCNET_HAS_PROM */
302
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200303 return 0;
wdenkc6097192002-11-03 00:24:07 +0000304}
305
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200306static int pcnet_init (struct eth_device *dev, bd_t * bis)
wdenkc6097192002-11-03 00:24:07 +0000307{
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200308 int i, val;
309 u32 addr;
wdenkc6097192002-11-03 00:24:07 +0000310
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200311 PCNET_DEBUG1 ("%s: pcnet_init...\n", dev->name);
wdenkc6097192002-11-03 00:24:07 +0000312
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200313 /* Switch pcnet to 32bit mode */
314 pcnet_write_bcr (dev, 20, 2);
wdenkc6097192002-11-03 00:24:07 +0000315
316#ifdef CONFIG_PN62
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200317 /* Setup LED registers */
318 val = pcnet_read_bcr (dev, 2) | 0x1000;
319 pcnet_write_bcr (dev, 2, val); /* enable LEDPE */
320 pcnet_write_bcr (dev, 4, 0x5080); /* 100MBit */
321 pcnet_write_bcr (dev, 5, 0x40c0); /* LNKSE */
322 pcnet_write_bcr (dev, 6, 0x4090); /* TX Activity */
323 pcnet_write_bcr (dev, 7, 0x4084); /* RX Activity */
wdenkc6097192002-11-03 00:24:07 +0000324#endif
325
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200326 /* Set/reset autoselect bit */
327 val = pcnet_read_bcr (dev, 2) & ~2;
328 val |= 2;
329 pcnet_write_bcr (dev, 2, val);
wdenkc6097192002-11-03 00:24:07 +0000330
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200331 /* Enable auto negotiate, setup, disable fd */
332 val = pcnet_read_bcr (dev, 32) & ~0x98;
333 val |= 0x20;
334 pcnet_write_bcr (dev, 32, val);
wdenkc6097192002-11-03 00:24:07 +0000335
wdenkc6097192002-11-03 00:24:07 +0000336 /*
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200337 * We only maintain one structure because the drivers will never
338 * be used concurrently. In 32bit mode the RX and TX ring entries
339 * must be aligned on 16-byte boundaries.
wdenkc6097192002-11-03 00:24:07 +0000340 */
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200341 if (lp == NULL) {
342 addr = (u32) malloc (sizeof (pcnet_priv_t) + 0x10);
343 addr = (addr + 0xf) & ~0xf;
344 lp = (pcnet_priv_t *) addr;
wdenkc6097192002-11-03 00:24:07 +0000345 }
wdenkc6097192002-11-03 00:24:07 +0000346
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200347 lp->init_block.mode = cpu_to_le16 (0x0000);
348 lp->init_block.filter[0] = 0x00000000;
349 lp->init_block.filter[1] = 0x00000000;
wdenkc6097192002-11-03 00:24:07 +0000350
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200351 /*
352 * Initialize the Rx ring.
353 */
354 lp->cur_rx = 0;
355 for (i = 0; i < RX_RING_SIZE; i++) {
356 lp->rx_ring[i].base = PCI_TO_MEM_LE (dev, lp->rx_buf[i]);
357 lp->rx_ring[i].buf_length = cpu_to_le16 (-PKT_BUF_SZ);
358 lp->rx_ring[i].status = cpu_to_le16 (0x8000);
359 PCNET_DEBUG1
360 ("Rx%d: base=0x%x buf_length=0x%hx status=0x%hx\n", i,
361 lp->rx_ring[i].base, lp->rx_ring[i].buf_length,
362 lp->rx_ring[i].status);
wdenkc6097192002-11-03 00:24:07 +0000363 }
wdenkc6097192002-11-03 00:24:07 +0000364
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200365 /*
366 * Initialize the Tx ring. The Tx buffer address is filled in as
367 * needed, but we do need to clear the upper ownership bit.
368 */
369 lp->cur_tx = 0;
370 for (i = 0; i < TX_RING_SIZE; i++) {
371 lp->tx_ring[i].base = 0;
372 lp->tx_ring[i].status = 0;
373 }
374
375 /*
376 * Setup Init Block.
377 */
378 PCNET_DEBUG1 ("Init block at 0x%p: MAC", &lp->init_block);
379
380 for (i = 0; i < 6; i++) {
381 lp->init_block.phys_addr[i] = dev->enetaddr[i];
382 PCNET_DEBUG1 (" %02x", lp->init_block.phys_addr[i]);
383 }
384
385 lp->init_block.tlen_rlen = cpu_to_le16 (TX_RING_LEN_BITS |
386 RX_RING_LEN_BITS);
387 lp->init_block.rx_ring = PCI_TO_MEM_LE (dev, lp->rx_ring);
388 lp->init_block.tx_ring = PCI_TO_MEM_LE (dev, lp->tx_ring);
389
390 PCNET_DEBUG1 ("\ntlen_rlen=0x%x rx_ring=0x%x tx_ring=0x%x\n",
391 lp->init_block.tlen_rlen,
392 lp->init_block.rx_ring, lp->init_block.tx_ring);
393
394 /*
395 * Tell the controller where the Init Block is located.
396 */
397 addr = PCI_TO_MEM (dev, &lp->init_block);
398 pcnet_write_csr (dev, 1, addr & 0xffff);
399 pcnet_write_csr (dev, 2, (addr >> 16) & 0xffff);
400
401 pcnet_write_csr (dev, 4, 0x0915);
402 pcnet_write_csr (dev, 0, 0x0001); /* start */
403
404 /* Wait for Init Done bit */
405 for (i = 10000; i > 0; i--) {
406 if (pcnet_read_csr (dev, 0) & 0x0100)
407 break;
408 udelay (10);
409 }
410 if (i <= 0) {
411 printf ("%s: TIMEOUT: controller init failed\n", dev->name);
412 pcnet_reset (dev);
413 return -1;
414 }
415
416 /*
417 * Finally start network controller operation.
418 */
419 pcnet_write_csr (dev, 0, 0x0002);
420
421 return 0;
wdenkc6097192002-11-03 00:24:07 +0000422}
423
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200424static int pcnet_send (struct eth_device *dev, volatile void *packet,
425 int pkt_len)
wdenkc6097192002-11-03 00:24:07 +0000426{
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200427 int i, status;
428 struct pcnet_tx_head *entry = &lp->tx_ring[lp->cur_tx];
wdenkc6097192002-11-03 00:24:07 +0000429
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200430 PCNET_DEBUG2 ("Tx%d: %d bytes from 0x%p ", lp->cur_tx, pkt_len,
431 packet);
wdenkc6097192002-11-03 00:24:07 +0000432
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200433 /* Wait for completion by testing the OWN bit */
434 for (i = 1000; i > 0; i--) {
435 status = le16_to_cpu (entry->status);
436 if ((status & 0x8000) == 0)
437 break;
438 udelay (100);
439 PCNET_DEBUG2 (".");
440 }
441 if (i <= 0) {
442 printf ("%s: TIMEOUT: Tx%d failed (status = 0x%x)\n",
443 dev->name, lp->cur_tx, status);
444 pkt_len = 0;
445 goto failure;
446 }
wdenkc6097192002-11-03 00:24:07 +0000447
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200448 /*
449 * Setup Tx ring. Caution: the write order is important here,
450 * set the status with the "ownership" bits last.
451 */
452 status = 0x8300;
453 entry->length = le16_to_cpu (-pkt_len);
454 entry->misc = 0x00000000;
455 entry->base = PCI_TO_MEM_LE (dev, packet);
456 entry->status = le16_to_cpu (status);
457
458 /* Trigger an immediate send poll. */
459 pcnet_write_csr (dev, 0, 0x0008);
460
461 failure:
462 if (++lp->cur_tx >= TX_RING_SIZE)
463 lp->cur_tx = 0;
464
465 PCNET_DEBUG2 ("done\n");
466 return pkt_len;
wdenkc6097192002-11-03 00:24:07 +0000467}
468
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200469static int pcnet_recv (struct eth_device *dev)
470{
471 struct pcnet_rx_head *entry;
472 int pkt_len = 0;
473 u16 status;
474
475 while (1) {
476 entry = &lp->rx_ring[lp->cur_rx];
477 /*
478 * If we own the next entry, it's a new packet. Send it up.
479 */
480 if (((status = le16_to_cpu (entry->status)) & 0x8000) != 0) {
481 break;
482 }
483 status >>= 8;
484
485 if (status != 0x03) { /* There was an error. */
486
487 printf ("%s: Rx%d", dev->name, lp->cur_rx);
488 PCNET_DEBUG1 (" (status=0x%x)", status);
489 if (status & 0x20)
490 printf (" Frame");
491 if (status & 0x10)
492 printf (" Overflow");
493 if (status & 0x08)
494 printf (" CRC");
495 if (status & 0x04)
496 printf (" Fifo");
497 printf (" Error\n");
498 entry->status &= le16_to_cpu (0x03ff);
499
500 } else {
501
502 pkt_len =
503 (le32_to_cpu (entry->msg_length) & 0xfff) - 4;
504 if (pkt_len < 60) {
505 printf ("%s: Rx%d: invalid packet length %d\n", dev->name, lp->cur_rx, pkt_len);
506 } else {
507 NetReceive (lp->rx_buf[lp->cur_rx], pkt_len);
508 PCNET_DEBUG2 ("Rx%d: %d bytes from 0x%p\n",
509 lp->cur_rx, pkt_len,
510 lp->rx_buf[lp->cur_rx]);
511 }
512 }
513 entry->status |= cpu_to_le16 (0x8000);
514
515 if (++lp->cur_rx >= RX_RING_SIZE)
516 lp->cur_rx = 0;
517 }
518 return pkt_len;
519}
520
521static void pcnet_halt (struct eth_device *dev)
522{
523 int i;
524
525 PCNET_DEBUG1 ("%s: pcnet_halt...\n", dev->name);
526
527 /* Reset the PCnet controller */
528 pcnet_reset (dev);
529
530 /* Wait for Stop bit */
531 for (i = 1000; i > 0; i--) {
532 if (pcnet_read_csr (dev, 0) & 0x4)
533 break;
534 udelay (10);
535 }
536 if (i <= 0) {
537 printf ("%s: TIMEOUT: controller reset failed\n", dev->name);
538 }
539}
wdenkc6097192002-11-03 00:24:07 +0000540#endif