blob: 8c96e5c8a4e75c65ffb6e63f37134f913e045955 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Marek Vasute94cad92018-04-08 15:22:58 +02002/*
3 * Copyright (C) 2018 Marek Vasut <marek.vasut@gmail.com>
Marek Vasute94cad92018-04-08 15:22:58 +02004 */
5
6#include <common.h>
7#include <clk.h>
8#include <fdtdec.h>
9#include <mmc.h>
10#include <dm.h>
11#include <linux/compat.h>
12#include <linux/dma-direction.h>
13#include <linux/io.h>
14#include <linux/sizes.h>
15#include <power/regulator.h>
16#include <asm/unaligned.h>
17
Marek Vasutcb0b6b02018-04-13 23:51:33 +020018#include "tmio-common.h"
Marek Vasute94cad92018-04-08 15:22:58 +020019
Marek Vasut50aa1d92018-06-13 08:02:55 +020020#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT) || \
21 CONFIG_IS_ENABLED(MMC_HS200_SUPPORT) || \
22 CONFIG_IS_ENABLED(MMC_HS400_SUPPORT)
Marek Vasutf63968b2018-04-08 19:09:17 +020023
24/* SCC registers */
25#define RENESAS_SDHI_SCC_DTCNTL 0x800
Marek Vasut1bac2b62019-05-19 02:33:06 +020026#define RENESAS_SDHI_SCC_DTCNTL_TAPEN BIT(0)
27#define RENESAS_SDHI_SCC_DTCNTL_TAPNUM_SHIFT 16
28#define RENESAS_SDHI_SCC_DTCNTL_TAPNUM_MASK 0xff
Marek Vasutf63968b2018-04-08 19:09:17 +020029#define RENESAS_SDHI_SCC_TAPSET 0x804
30#define RENESAS_SDHI_SCC_DT2FF 0x808
31#define RENESAS_SDHI_SCC_CKSEL 0x80c
Marek Vasut1bac2b62019-05-19 02:33:06 +020032#define RENESAS_SDHI_SCC_CKSEL_DTSEL BIT(0)
33#define RENESAS_SDHI_SCC_RVSCNTL 0x810
34#define RENESAS_SDHI_SCC_RVSCNTL_RVSEN BIT(0)
Marek Vasutf63968b2018-04-08 19:09:17 +020035#define RENESAS_SDHI_SCC_RVSREQ 0x814
Marek Vasut1bac2b62019-05-19 02:33:06 +020036#define RENESAS_SDHI_SCC_RVSREQ_RVSERR BIT(2)
Marek Vasutf63968b2018-04-08 19:09:17 +020037#define RENESAS_SDHI_SCC_SMPCMP 0x818
Marek Vasut1bac2b62019-05-19 02:33:06 +020038#define RENESAS_SDHI_SCC_TMPPORT2 0x81c
39#define RENESAS_SDHI_SCC_TMPPORT2_HS400EN BIT(31)
40#define RENESAS_SDHI_SCC_TMPPORT2_HS400OSEL BIT(4)
Marek Vasutb5900a52019-05-19 03:47:07 +020041#define RENESAS_SDHI_SCC_TMPPORT3 0x828
42#define RENESAS_SDHI_SCC_TMPPORT3_OFFSET_0 3
43#define RENESAS_SDHI_SCC_TMPPORT3_OFFSET_1 2
44#define RENESAS_SDHI_SCC_TMPPORT3_OFFSET_2 1
45#define RENESAS_SDHI_SCC_TMPPORT3_OFFSET_3 0
46#define RENESAS_SDHI_SCC_TMPPORT3_OFFSET_MASK 0x3
47#define RENESAS_SDHI_SCC_TMPPORT4 0x82c
48#define RENESAS_SDHI_SCC_TMPPORT4_DLL_ACC_START BIT(0)
49#define RENESAS_SDHI_SCC_TMPPORT5 0x830
50#define RENESAS_SDHI_SCC_TMPPORT5_DLL_RW_SEL_R BIT(8)
51#define RENESAS_SDHI_SCC_TMPPORT5_DLL_RW_SEL_W (0 << 8)
52#define RENESAS_SDHI_SCC_TMPPORT5_DLL_ADR_MASK 0x3F
53#define RENESAS_SDHI_SCC_TMPPORT6 0x834
54#define RENESAS_SDHI_SCC_TMPPORT7 0x838
55#define RENESAS_SDHI_SCC_TMPPORT_DISABLE_WP_CODE 0xa5000000
56#define RENESAS_SDHI_SCC_TMPPORT_CALIB_CODE_MASK 0x1f
57#define RENESAS_SDHI_SCC_TMPPORT_MANUAL_MODE BIT(7)
Marek Vasutf63968b2018-04-08 19:09:17 +020058
59#define RENESAS_SDHI_MAX_TAP 3
60
Marek Vasutb5900a52019-05-19 03:47:07 +020061static u32 sd_scc_tmpport_read32(struct tmio_sd_priv *priv, u32 addr)
62{
63 /* read mode */
64 tmio_sd_writel(priv, RENESAS_SDHI_SCC_TMPPORT5_DLL_RW_SEL_R |
65 (RENESAS_SDHI_SCC_TMPPORT5_DLL_ADR_MASK & addr),
66 RENESAS_SDHI_SCC_TMPPORT5);
67
68 /* access start and stop */
69 tmio_sd_writel(priv, RENESAS_SDHI_SCC_TMPPORT4_DLL_ACC_START,
70 RENESAS_SDHI_SCC_TMPPORT4);
71 tmio_sd_writel(priv, 0, RENESAS_SDHI_SCC_TMPPORT4);
72
73 return tmio_sd_readl(priv, RENESAS_SDHI_SCC_TMPPORT7);
74}
75
76static void sd_scc_tmpport_write32(struct tmio_sd_priv *priv, u32 addr, u32 val)
77{
78 /* write mode */
79 tmio_sd_writel(priv, RENESAS_SDHI_SCC_TMPPORT5_DLL_RW_SEL_W |
80 (RENESAS_SDHI_SCC_TMPPORT5_DLL_ADR_MASK & addr),
81 RENESAS_SDHI_SCC_TMPPORT5);
82 tmio_sd_writel(priv, val, RENESAS_SDHI_SCC_TMPPORT6);
83
84 /* access start and stop */
85 tmio_sd_writel(priv, RENESAS_SDHI_SCC_TMPPORT4_DLL_ACC_START,
86 RENESAS_SDHI_SCC_TMPPORT4);
87 tmio_sd_writel(priv, 0, RENESAS_SDHI_SCC_TMPPORT4);
88}
89
90static void renesas_sdhi_adjust_hs400_mode_enable(struct tmio_sd_priv *priv)
91{
92 u32 calib_code;
93
94 if (!priv->adjust_hs400_enable)
95 return;
96
97 if (!priv->needs_adjust_hs400)
98 return;
99
100 /*
101 * Enabled Manual adjust HS400 mode
102 *
103 * 1) Disabled Write Protect
104 * W(addr=0x00, WP_DISABLE_CODE)
105 * 2) Read Calibration code and adjust
106 * R(addr=0x26) - adjust value
107 * 3) Enabled Manual Calibration
108 * W(addr=0x22, manual mode | Calibration code)
109 * 4) Set Offset value to TMPPORT3 Reg
110 */
111 sd_scc_tmpport_write32(priv, 0x00,
112 RENESAS_SDHI_SCC_TMPPORT_DISABLE_WP_CODE);
113 calib_code = sd_scc_tmpport_read32(priv, 0x26);
114 calib_code &= RENESAS_SDHI_SCC_TMPPORT_CALIB_CODE_MASK;
115 if (calib_code > priv->adjust_hs400_calibrate)
116 calib_code -= priv->adjust_hs400_calibrate;
117 else
118 calib_code = 0;
119 sd_scc_tmpport_write32(priv, 0x22,
120 RENESAS_SDHI_SCC_TMPPORT_MANUAL_MODE |
121 calib_code);
122 tmio_sd_writel(priv, priv->adjust_hs400_offset,
123 RENESAS_SDHI_SCC_TMPPORT3);
124
125 /* Clear flag */
126 priv->needs_adjust_hs400 = false;
127}
128
129static void renesas_sdhi_adjust_hs400_mode_disable(struct tmio_sd_priv *priv)
130{
131
132 /* Disabled Manual adjust HS400 mode
133 *
134 * 1) Disabled Write Protect
135 * W(addr=0x00, WP_DISABLE_CODE)
136 * 2) Disabled Manual Calibration
137 * W(addr=0x22, 0)
138 * 3) Clear offset value to TMPPORT3 Reg
139 */
140 sd_scc_tmpport_write32(priv, 0x00,
141 RENESAS_SDHI_SCC_TMPPORT_DISABLE_WP_CODE);
142 sd_scc_tmpport_write32(priv, 0x22, 0);
143 tmio_sd_writel(priv, 0, RENESAS_SDHI_SCC_TMPPORT3);
144}
145
Marek Vasutcb0b6b02018-04-13 23:51:33 +0200146static unsigned int renesas_sdhi_init_tuning(struct tmio_sd_priv *priv)
Marek Vasutf63968b2018-04-08 19:09:17 +0200147{
148 u32 reg;
149
150 /* Initialize SCC */
Marek Vasutcb0b6b02018-04-13 23:51:33 +0200151 tmio_sd_writel(priv, 0, TMIO_SD_INFO1);
Marek Vasutf63968b2018-04-08 19:09:17 +0200152
Marek Vasutcb0b6b02018-04-13 23:51:33 +0200153 reg = tmio_sd_readl(priv, TMIO_SD_CLKCTL);
154 reg &= ~TMIO_SD_CLKCTL_SCLKEN;
155 tmio_sd_writel(priv, reg, TMIO_SD_CLKCTL);
Marek Vasutf63968b2018-04-08 19:09:17 +0200156
157 /* Set sampling clock selection range */
Marek Vasuta376dde2018-06-13 08:02:55 +0200158 tmio_sd_writel(priv, (0x8 << RENESAS_SDHI_SCC_DTCNTL_TAPNUM_SHIFT) |
159 RENESAS_SDHI_SCC_DTCNTL_TAPEN,
160 RENESAS_SDHI_SCC_DTCNTL);
Marek Vasutf63968b2018-04-08 19:09:17 +0200161
Marek Vasutcb0b6b02018-04-13 23:51:33 +0200162 reg = tmio_sd_readl(priv, RENESAS_SDHI_SCC_CKSEL);
Marek Vasutf63968b2018-04-08 19:09:17 +0200163 reg |= RENESAS_SDHI_SCC_CKSEL_DTSEL;
Marek Vasutcb0b6b02018-04-13 23:51:33 +0200164 tmio_sd_writel(priv, reg, RENESAS_SDHI_SCC_CKSEL);
Marek Vasutf63968b2018-04-08 19:09:17 +0200165
Marek Vasutcb0b6b02018-04-13 23:51:33 +0200166 reg = tmio_sd_readl(priv, RENESAS_SDHI_SCC_RVSCNTL);
Marek Vasutf63968b2018-04-08 19:09:17 +0200167 reg &= ~RENESAS_SDHI_SCC_RVSCNTL_RVSEN;
Marek Vasutcb0b6b02018-04-13 23:51:33 +0200168 tmio_sd_writel(priv, reg, RENESAS_SDHI_SCC_RVSCNTL);
Marek Vasutf63968b2018-04-08 19:09:17 +0200169
Marek Vasutcb0b6b02018-04-13 23:51:33 +0200170 tmio_sd_writel(priv, 0x300 /* scc_tappos */,
Marek Vasutf63968b2018-04-08 19:09:17 +0200171 RENESAS_SDHI_SCC_DT2FF);
172
Marek Vasutcb0b6b02018-04-13 23:51:33 +0200173 reg = tmio_sd_readl(priv, TMIO_SD_CLKCTL);
174 reg |= TMIO_SD_CLKCTL_SCLKEN;
175 tmio_sd_writel(priv, reg, TMIO_SD_CLKCTL);
Marek Vasutf63968b2018-04-08 19:09:17 +0200176
177 /* Read TAPNUM */
Marek Vasutcb0b6b02018-04-13 23:51:33 +0200178 return (tmio_sd_readl(priv, RENESAS_SDHI_SCC_DTCNTL) >>
Marek Vasutf63968b2018-04-08 19:09:17 +0200179 RENESAS_SDHI_SCC_DTCNTL_TAPNUM_SHIFT) &
180 RENESAS_SDHI_SCC_DTCNTL_TAPNUM_MASK;
181}
182
Marek Vasutcb0b6b02018-04-13 23:51:33 +0200183static void renesas_sdhi_reset_tuning(struct tmio_sd_priv *priv)
Marek Vasutf63968b2018-04-08 19:09:17 +0200184{
185 u32 reg;
186
187 /* Reset SCC */
Marek Vasutcb0b6b02018-04-13 23:51:33 +0200188 reg = tmio_sd_readl(priv, TMIO_SD_CLKCTL);
189 reg &= ~TMIO_SD_CLKCTL_SCLKEN;
190 tmio_sd_writel(priv, reg, TMIO_SD_CLKCTL);
Marek Vasutf63968b2018-04-08 19:09:17 +0200191
Marek Vasutcb0b6b02018-04-13 23:51:33 +0200192 reg = tmio_sd_readl(priv, RENESAS_SDHI_SCC_CKSEL);
Marek Vasutf63968b2018-04-08 19:09:17 +0200193 reg &= ~RENESAS_SDHI_SCC_CKSEL_DTSEL;
Marek Vasutcb0b6b02018-04-13 23:51:33 +0200194 tmio_sd_writel(priv, reg, RENESAS_SDHI_SCC_CKSEL);
Marek Vasutf63968b2018-04-08 19:09:17 +0200195
Marek Vasutdc1488f2018-06-13 08:02:55 +0200196 reg = tmio_sd_readl(priv, RENESAS_SDHI_SCC_TMPPORT2);
197 reg &= ~(RENESAS_SDHI_SCC_TMPPORT2_HS400EN |
198 RENESAS_SDHI_SCC_TMPPORT2_HS400OSEL);
199 tmio_sd_writel(priv, reg, RENESAS_SDHI_SCC_TMPPORT2);
200
Marek Vasutb5900a52019-05-19 03:47:07 +0200201 /* Disable HS400 mode adjustment */
202 renesas_sdhi_adjust_hs400_mode_disable(priv);
203
Marek Vasutcb0b6b02018-04-13 23:51:33 +0200204 reg = tmio_sd_readl(priv, TMIO_SD_CLKCTL);
205 reg |= TMIO_SD_CLKCTL_SCLKEN;
206 tmio_sd_writel(priv, reg, TMIO_SD_CLKCTL);
Marek Vasutf63968b2018-04-08 19:09:17 +0200207
Marek Vasutcb0b6b02018-04-13 23:51:33 +0200208 reg = tmio_sd_readl(priv, RENESAS_SDHI_SCC_RVSCNTL);
Marek Vasutf63968b2018-04-08 19:09:17 +0200209 reg &= ~RENESAS_SDHI_SCC_RVSCNTL_RVSEN;
Marek Vasutcb0b6b02018-04-13 23:51:33 +0200210 tmio_sd_writel(priv, reg, RENESAS_SDHI_SCC_RVSCNTL);
Marek Vasutf63968b2018-04-08 19:09:17 +0200211
Marek Vasutcb0b6b02018-04-13 23:51:33 +0200212 reg = tmio_sd_readl(priv, RENESAS_SDHI_SCC_RVSCNTL);
Marek Vasutf63968b2018-04-08 19:09:17 +0200213 reg &= ~RENESAS_SDHI_SCC_RVSCNTL_RVSEN;
Marek Vasutcb0b6b02018-04-13 23:51:33 +0200214 tmio_sd_writel(priv, reg, RENESAS_SDHI_SCC_RVSCNTL);
Marek Vasutf63968b2018-04-08 19:09:17 +0200215}
216
Marek Vasut50aa1d92018-06-13 08:02:55 +0200217static int renesas_sdhi_hs400(struct udevice *dev)
218{
219 struct tmio_sd_priv *priv = dev_get_priv(dev);
220 struct mmc *mmc = mmc_get_mmc_dev(dev);
221 bool hs400 = (mmc->selected_mode == MMC_HS_400);
222 int ret, taps = hs400 ? priv->nrtaps : 8;
223 u32 reg;
224
225 if (taps == 4) /* HS400 on 4tap SoC needs different clock */
226 ret = clk_set_rate(&priv->clk, 400000000);
227 else
228 ret = clk_set_rate(&priv->clk, 200000000);
229 if (ret < 0)
230 return ret;
231
232 tmio_sd_writel(priv, 0, RENESAS_SDHI_SCC_RVSREQ);
233
234 reg = tmio_sd_readl(priv, RENESAS_SDHI_SCC_TMPPORT2);
235 if (hs400) {
236 reg |= RENESAS_SDHI_SCC_TMPPORT2_HS400EN |
237 RENESAS_SDHI_SCC_TMPPORT2_HS400OSEL;
238 } else {
239 reg &= ~(RENESAS_SDHI_SCC_TMPPORT2_HS400EN |
240 RENESAS_SDHI_SCC_TMPPORT2_HS400OSEL);
241 }
242
243 tmio_sd_writel(priv, reg, RENESAS_SDHI_SCC_TMPPORT2);
244
Marek Vasutb5900a52019-05-19 03:47:07 +0200245 /* Disable HS400 mode adjustment */
246 if (!hs400)
247 renesas_sdhi_adjust_hs400_mode_disable(priv);
248
Marek Vasutba41c452019-02-19 19:32:28 +0100249 tmio_sd_writel(priv, (0x8 << RENESAS_SDHI_SCC_DTCNTL_TAPNUM_SHIFT) |
Marek Vasut50aa1d92018-06-13 08:02:55 +0200250 RENESAS_SDHI_SCC_DTCNTL_TAPEN,
251 RENESAS_SDHI_SCC_DTCNTL);
252
253 if (taps == 4) {
254 tmio_sd_writel(priv, priv->tap_set >> 1,
255 RENESAS_SDHI_SCC_TAPSET);
Marek Vasutdc419fc2019-11-23 13:36:20 +0100256 tmio_sd_writel(priv, hs400 ? 0x100 : 0x300,
257 RENESAS_SDHI_SCC_DT2FF);
Marek Vasut50aa1d92018-06-13 08:02:55 +0200258 } else {
259 tmio_sd_writel(priv, priv->tap_set, RENESAS_SDHI_SCC_TAPSET);
Marek Vasutdc419fc2019-11-23 13:36:20 +0100260 tmio_sd_writel(priv, 0x300, RENESAS_SDHI_SCC_DT2FF);
Marek Vasut50aa1d92018-06-13 08:02:55 +0200261 }
262
263 reg = tmio_sd_readl(priv, RENESAS_SDHI_SCC_CKSEL);
264 reg |= RENESAS_SDHI_SCC_CKSEL_DTSEL;
265 tmio_sd_writel(priv, reg, RENESAS_SDHI_SCC_CKSEL);
266
267 reg = tmio_sd_readl(priv, RENESAS_SDHI_SCC_RVSCNTL);
268 reg |= RENESAS_SDHI_SCC_RVSCNTL_RVSEN;
269 tmio_sd_writel(priv, reg, RENESAS_SDHI_SCC_RVSCNTL);
270
Marek Vasutb5900a52019-05-19 03:47:07 +0200271 /* Execute adjust hs400 offset after setting to HS400 mode */
272 if (hs400)
273 priv->needs_adjust_hs400 = true;
274
Marek Vasut50aa1d92018-06-13 08:02:55 +0200275 return 0;
276}
277
Marek Vasutcb0b6b02018-04-13 23:51:33 +0200278static void renesas_sdhi_prepare_tuning(struct tmio_sd_priv *priv,
Marek Vasutf63968b2018-04-08 19:09:17 +0200279 unsigned long tap)
280{
281 /* Set sampling clock position */
Marek Vasutcb0b6b02018-04-13 23:51:33 +0200282 tmio_sd_writel(priv, tap, RENESAS_SDHI_SCC_TAPSET);
Marek Vasutf63968b2018-04-08 19:09:17 +0200283}
284
Marek Vasutcb0b6b02018-04-13 23:51:33 +0200285static unsigned int renesas_sdhi_compare_scc_data(struct tmio_sd_priv *priv)
Marek Vasutf63968b2018-04-08 19:09:17 +0200286{
287 /* Get comparison of sampling data */
Marek Vasutcb0b6b02018-04-13 23:51:33 +0200288 return tmio_sd_readl(priv, RENESAS_SDHI_SCC_SMPCMP);
Marek Vasutf63968b2018-04-08 19:09:17 +0200289}
290
Marek Vasutcb0b6b02018-04-13 23:51:33 +0200291static int renesas_sdhi_select_tuning(struct tmio_sd_priv *priv,
Marek Vasut37c39902019-11-23 13:36:18 +0100292 unsigned int taps)
Marek Vasutf63968b2018-04-08 19:09:17 +0200293{
294 unsigned long tap_cnt; /* counter of tuning success */
Marek Vasutf63968b2018-04-08 19:09:17 +0200295 unsigned long tap_start;/* start position of tuning success */
296 unsigned long tap_end; /* end position of tuning success */
297 unsigned long ntap; /* temporary counter of tuning success */
298 unsigned long match_cnt;/* counter of matching data */
299 unsigned long i;
300 bool select = false;
301 u32 reg;
302
Marek Vasutb5900a52019-05-19 03:47:07 +0200303 priv->needs_adjust_hs400 = false;
304
Marek Vasutf63968b2018-04-08 19:09:17 +0200305 /* Clear SCC_RVSREQ */
Marek Vasutcb0b6b02018-04-13 23:51:33 +0200306 tmio_sd_writel(priv, 0, RENESAS_SDHI_SCC_RVSREQ);
Marek Vasutf63968b2018-04-08 19:09:17 +0200307
308 /* Merge the results */
Marek Vasut0196a582019-11-23 13:36:17 +0100309 for (i = 0; i < priv->tap_num * 2; i++) {
Marek Vasutf63968b2018-04-08 19:09:17 +0200310 if (!(taps & BIT(i))) {
Marek Vasut0196a582019-11-23 13:36:17 +0100311 taps &= ~BIT(i % priv->tap_num);
312 taps &= ~BIT((i % priv->tap_num) + priv->tap_num);
Marek Vasutf63968b2018-04-08 19:09:17 +0200313 }
Marek Vasut37c39902019-11-23 13:36:18 +0100314 if (!(priv->smpcmp & BIT(i))) {
315 priv->smpcmp &= ~BIT(i % priv->tap_num);
316 priv->smpcmp &= ~BIT((i % priv->tap_num) + priv->tap_num);
Marek Vasutf63968b2018-04-08 19:09:17 +0200317 }
318 }
319
320 /*
321 * Find the longest consecutive run of successful probes. If that
322 * is more than RENESAS_SDHI_MAX_TAP probes long then use the
323 * center index as the tap.
324 */
325 tap_cnt = 0;
326 ntap = 0;
327 tap_start = 0;
328 tap_end = 0;
Marek Vasut0196a582019-11-23 13:36:17 +0100329 for (i = 0; i < priv->tap_num * 2; i++) {
Marek Vasutf63968b2018-04-08 19:09:17 +0200330 if (taps & BIT(i))
331 ntap++;
332 else {
333 if (ntap > tap_cnt) {
334 tap_start = i - ntap;
335 tap_end = i - 1;
336 tap_cnt = ntap;
337 }
338 ntap = 0;
339 }
340 }
341
342 if (ntap > tap_cnt) {
343 tap_start = i - ntap;
344 tap_end = i - 1;
345 tap_cnt = ntap;
346 }
347
348 /*
349 * If all of the TAP is OK, the sampling clock position is selected by
350 * identifying the change point of data.
351 */
Marek Vasut0196a582019-11-23 13:36:17 +0100352 if (tap_cnt == priv->tap_num * 2) {
Marek Vasutf63968b2018-04-08 19:09:17 +0200353 match_cnt = 0;
354 ntap = 0;
355 tap_start = 0;
356 tap_end = 0;
Marek Vasut0196a582019-11-23 13:36:17 +0100357 for (i = 0; i < priv->tap_num * 2; i++) {
Marek Vasut37c39902019-11-23 13:36:18 +0100358 if (priv->smpcmp & BIT(i))
Marek Vasutf63968b2018-04-08 19:09:17 +0200359 ntap++;
360 else {
361 if (ntap > match_cnt) {
362 tap_start = i - ntap;
363 tap_end = i - 1;
364 match_cnt = ntap;
365 }
366 ntap = 0;
367 }
368 }
369 if (ntap > match_cnt) {
370 tap_start = i - ntap;
371 tap_end = i - 1;
372 match_cnt = ntap;
373 }
374 if (match_cnt)
375 select = true;
376 } else if (tap_cnt >= RENESAS_SDHI_MAX_TAP)
377 select = true;
378
379 if (select)
Marek Vasut0196a582019-11-23 13:36:17 +0100380 priv->tap_set = ((tap_start + tap_end) / 2) % priv->tap_num;
Marek Vasutf63968b2018-04-08 19:09:17 +0200381 else
382 return -EIO;
383
384 /* Set SCC */
Marek Vasut95ead3d2018-06-13 08:02:55 +0200385 tmio_sd_writel(priv, priv->tap_set, RENESAS_SDHI_SCC_TAPSET);
Marek Vasutf63968b2018-04-08 19:09:17 +0200386
387 /* Enable auto re-tuning */
Marek Vasutcb0b6b02018-04-13 23:51:33 +0200388 reg = tmio_sd_readl(priv, RENESAS_SDHI_SCC_RVSCNTL);
Marek Vasutf63968b2018-04-08 19:09:17 +0200389 reg |= RENESAS_SDHI_SCC_RVSCNTL_RVSEN;
Marek Vasutcb0b6b02018-04-13 23:51:33 +0200390 tmio_sd_writel(priv, reg, RENESAS_SDHI_SCC_RVSCNTL);
Marek Vasutf63968b2018-04-08 19:09:17 +0200391
392 return 0;
393}
394
395int renesas_sdhi_execute_tuning(struct udevice *dev, uint opcode)
396{
Marek Vasutcb0b6b02018-04-13 23:51:33 +0200397 struct tmio_sd_priv *priv = dev_get_priv(dev);
Marek Vasutf63968b2018-04-08 19:09:17 +0200398 struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
399 struct mmc *mmc = upriv->mmc;
400 unsigned int tap_num;
Marek Vasut37c39902019-11-23 13:36:18 +0100401 unsigned int taps = 0;
Marek Vasutf63968b2018-04-08 19:09:17 +0200402 int i, ret = 0;
403 u32 caps;
404
405 /* Only supported on Renesas RCar */
Marek Vasutcb0b6b02018-04-13 23:51:33 +0200406 if (!(priv->caps & TMIO_SD_CAP_RCAR_UHS))
Marek Vasutf63968b2018-04-08 19:09:17 +0200407 return -EINVAL;
408
409 /* clock tuning is not needed for upto 52MHz */
410 if (!((mmc->selected_mode == MMC_HS_200) ||
Marek Vasut50aa1d92018-06-13 08:02:55 +0200411 (mmc->selected_mode == MMC_HS_400) ||
Marek Vasutf63968b2018-04-08 19:09:17 +0200412 (mmc->selected_mode == UHS_SDR104) ||
413 (mmc->selected_mode == UHS_SDR50)))
414 return 0;
415
416 tap_num = renesas_sdhi_init_tuning(priv);
417 if (!tap_num)
418 /* Tuning is not supported */
419 goto out;
420
Marek Vasut0196a582019-11-23 13:36:17 +0100421 priv->tap_num = tap_num;
422
423 if (priv->tap_num * 2 >= sizeof(taps) * 8) {
Marek Vasutf63968b2018-04-08 19:09:17 +0200424 dev_err(dev,
425 "Too many taps, skipping tuning. Please consider updating size of taps field of tmio_mmc_host\n");
426 goto out;
427 }
428
Marek Vasut37c39902019-11-23 13:36:18 +0100429 priv->smpcmp = 0;
430
Marek Vasutf63968b2018-04-08 19:09:17 +0200431 /* Issue CMD19 twice for each tap */
Marek Vasut0196a582019-11-23 13:36:17 +0100432 for (i = 0; i < 2 * priv->tap_num; i++) {
433 renesas_sdhi_prepare_tuning(priv, i % priv->tap_num);
Marek Vasutf63968b2018-04-08 19:09:17 +0200434
435 /* Force PIO for the tuning */
436 caps = priv->caps;
Marek Vasutcb0b6b02018-04-13 23:51:33 +0200437 priv->caps &= ~TMIO_SD_CAP_DMA_INTERNAL;
Marek Vasutf63968b2018-04-08 19:09:17 +0200438
439 ret = mmc_send_tuning(mmc, opcode, NULL);
440
441 priv->caps = caps;
442
443 if (ret == 0)
444 taps |= BIT(i);
445
446 ret = renesas_sdhi_compare_scc_data(priv);
447 if (ret == 0)
Marek Vasut37c39902019-11-23 13:36:18 +0100448 priv->smpcmp |= BIT(i);
Marek Vasutf63968b2018-04-08 19:09:17 +0200449
450 mdelay(1);
451 }
452
Marek Vasut37c39902019-11-23 13:36:18 +0100453 ret = renesas_sdhi_select_tuning(priv, taps);
Marek Vasutf63968b2018-04-08 19:09:17 +0200454
455out:
456 if (ret < 0) {
457 dev_warn(dev, "Tuning procedure failed\n");
458 renesas_sdhi_reset_tuning(priv);
459 }
460
461 return ret;
462}
Marek Vasut50aa1d92018-06-13 08:02:55 +0200463#else
464static int renesas_sdhi_hs400(struct udevice *dev)
465{
466 return 0;
467}
Marek Vasutf63968b2018-04-08 19:09:17 +0200468#endif
469
470static int renesas_sdhi_set_ios(struct udevice *dev)
471{
Marek Vasut50aa1d92018-06-13 08:02:55 +0200472 struct tmio_sd_priv *priv = dev_get_priv(dev);
473 u32 tmp;
474 int ret;
475
476 /* Stop the clock before changing its rate to avoid a glitch signal */
477 tmp = tmio_sd_readl(priv, TMIO_SD_CLKCTL);
478 tmp &= ~TMIO_SD_CLKCTL_SCLKEN;
479 tmio_sd_writel(priv, tmp, TMIO_SD_CLKCTL);
480
481 ret = renesas_sdhi_hs400(dev);
482 if (ret)
483 return ret;
484
485 ret = tmio_sd_set_ios(dev);
Marek Vasutcf39f3f2018-04-09 20:47:31 +0200486
487 mdelay(10);
488
Marek Vasut50aa1d92018-06-13 08:02:55 +0200489#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT) || \
490 CONFIG_IS_ENABLED(MMC_HS200_SUPPORT) || \
491 CONFIG_IS_ENABLED(MMC_HS400_SUPPORT)
492 struct mmc *mmc = mmc_get_mmc_dev(dev);
493 if ((priv->caps & TMIO_SD_CAP_RCAR_UHS) &&
494 (mmc->selected_mode != UHS_SDR104) &&
495 (mmc->selected_mode != MMC_HS_200) &&
496 (mmc->selected_mode != MMC_HS_400)) {
Marek Vasut52e17962018-10-28 15:30:06 +0100497 renesas_sdhi_reset_tuning(priv);
Marek Vasut50aa1d92018-06-13 08:02:55 +0200498 }
Marek Vasutf63968b2018-04-08 19:09:17 +0200499#endif
500
501 return ret;
502}
503
Marek Vasut2fc10752018-10-28 19:28:56 +0100504#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
Sam Protsenko6cf8a902019-08-14 22:52:51 +0300505static int renesas_sdhi_wait_dat0(struct udevice *dev, int state,
506 int timeout_us)
Marek Vasut2fc10752018-10-28 19:28:56 +0100507{
508 int ret = -ETIMEDOUT;
509 bool dat0_high;
510 bool target_dat0_high = !!state;
511 struct tmio_sd_priv *priv = dev_get_priv(dev);
512
Sam Protsenko6cf8a902019-08-14 22:52:51 +0300513 timeout_us = DIV_ROUND_UP(timeout_us, 10); /* check every 10 us. */
514 while (timeout_us--) {
Marek Vasut2fc10752018-10-28 19:28:56 +0100515 dat0_high = !!(tmio_sd_readl(priv, TMIO_SD_INFO2) & TMIO_SD_INFO2_DAT0);
516 if (dat0_high == target_dat0_high) {
517 ret = 0;
518 break;
519 }
520 udelay(10);
521 }
522
523 return ret;
524}
525#endif
526
Marek Vasutb5900a52019-05-19 03:47:07 +0200527static int renesas_sdhi_send_cmd(struct udevice *dev, struct mmc_cmd *cmd,
528 struct mmc_data *data)
529{
530 int ret;
531
532 ret = tmio_sd_send_cmd(dev, cmd, data);
533 if (ret)
534 return ret;
535
536#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT) || \
537 CONFIG_IS_ENABLED(MMC_HS200_SUPPORT) || \
538 CONFIG_IS_ENABLED(MMC_HS400_SUPPORT)
539 struct tmio_sd_priv *priv = dev_get_priv(dev);
540
541 if (cmd->cmdidx == MMC_CMD_SEND_STATUS)
542 renesas_sdhi_adjust_hs400_mode_enable(priv);
543#endif
544
545 return 0;
546}
547
Marek Vasute94cad92018-04-08 15:22:58 +0200548static const struct dm_mmc_ops renesas_sdhi_ops = {
Marek Vasutb5900a52019-05-19 03:47:07 +0200549 .send_cmd = renesas_sdhi_send_cmd,
Marek Vasutf63968b2018-04-08 19:09:17 +0200550 .set_ios = renesas_sdhi_set_ios,
Marek Vasutcb0b6b02018-04-13 23:51:33 +0200551 .get_cd = tmio_sd_get_cd,
Marek Vasut50aa1d92018-06-13 08:02:55 +0200552#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT) || \
553 CONFIG_IS_ENABLED(MMC_HS200_SUPPORT) || \
554 CONFIG_IS_ENABLED(MMC_HS400_SUPPORT)
Marek Vasutf63968b2018-04-08 19:09:17 +0200555 .execute_tuning = renesas_sdhi_execute_tuning,
556#endif
Marek Vasut2fc10752018-10-28 19:28:56 +0100557#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
558 .wait_dat0 = renesas_sdhi_wait_dat0,
559#endif
Marek Vasute94cad92018-04-08 15:22:58 +0200560};
561
Marek Vasutcb0b6b02018-04-13 23:51:33 +0200562#define RENESAS_GEN2_QUIRKS TMIO_SD_CAP_RCAR_GEN2
Marek Vasutf98833d2018-04-08 18:49:52 +0200563#define RENESAS_GEN3_QUIRKS \
Marek Vasutcb0b6b02018-04-13 23:51:33 +0200564 TMIO_SD_CAP_64BIT | TMIO_SD_CAP_RCAR_GEN3 | TMIO_SD_CAP_RCAR_UHS
Marek Vasutf98833d2018-04-08 18:49:52 +0200565
Marek Vasute94cad92018-04-08 15:22:58 +0200566static const struct udevice_id renesas_sdhi_match[] = {
Marek Vasutf98833d2018-04-08 18:49:52 +0200567 { .compatible = "renesas,sdhi-r8a7790", .data = RENESAS_GEN2_QUIRKS },
568 { .compatible = "renesas,sdhi-r8a7791", .data = RENESAS_GEN2_QUIRKS },
569 { .compatible = "renesas,sdhi-r8a7792", .data = RENESAS_GEN2_QUIRKS },
570 { .compatible = "renesas,sdhi-r8a7793", .data = RENESAS_GEN2_QUIRKS },
571 { .compatible = "renesas,sdhi-r8a7794", .data = RENESAS_GEN2_QUIRKS },
572 { .compatible = "renesas,sdhi-r8a7795", .data = RENESAS_GEN3_QUIRKS },
573 { .compatible = "renesas,sdhi-r8a7796", .data = RENESAS_GEN3_QUIRKS },
574 { .compatible = "renesas,sdhi-r8a77965", .data = RENESAS_GEN3_QUIRKS },
575 { .compatible = "renesas,sdhi-r8a77970", .data = RENESAS_GEN3_QUIRKS },
Marek Vasutd6291522018-04-26 13:19:29 +0200576 { .compatible = "renesas,sdhi-r8a77990", .data = RENESAS_GEN3_QUIRKS },
Marek Vasutf98833d2018-04-08 18:49:52 +0200577 { .compatible = "renesas,sdhi-r8a77995", .data = RENESAS_GEN3_QUIRKS },
Marek Vasute94cad92018-04-08 15:22:58 +0200578 { /* sentinel */ }
579};
580
Marek Vasut8ec6a042018-06-13 08:02:55 +0200581static ulong renesas_sdhi_clk_get_rate(struct tmio_sd_priv *priv)
582{
583 return clk_get_rate(&priv->clk);
584}
585
Marek Vasutd34bd2d2018-06-13 08:02:55 +0200586static void renesas_sdhi_filter_caps(struct udevice *dev)
587{
588 struct tmio_sd_plat *plat = dev_get_platdata(dev);
589 struct tmio_sd_priv *priv = dev_get_priv(dev);
590
591 if (!(priv->caps & TMIO_SD_CAP_RCAR_GEN3))
592 return;
593
Marek Vasutb5900a52019-05-19 03:47:07 +0200594 /* HS400 is not supported on H3 ES1.x and M3W ES1.0,ES1.1,ES1.2 */
Marek Vasutd34bd2d2018-06-13 08:02:55 +0200595 if (((rmobile_get_cpu_type() == RMOBILE_CPU_TYPE_R8A7795) &&
596 (rmobile_get_cpu_rev_integer() <= 1)) ||
597 ((rmobile_get_cpu_type() == RMOBILE_CPU_TYPE_R8A7796) &&
598 (rmobile_get_cpu_rev_integer() == 1) &&
Marek Vasutb5900a52019-05-19 03:47:07 +0200599 (rmobile_get_cpu_rev_fraction() <= 2)))
Marek Vasutd34bd2d2018-06-13 08:02:55 +0200600 plat->cfg.host_caps &= ~MMC_MODE_HS400;
Marek Vasut50aa1d92018-06-13 08:02:55 +0200601
Marek Vasutb5900a52019-05-19 03:47:07 +0200602 /* M3W ES1.x for x>2 can use HS400 with manual adjustment */
603 if ((rmobile_get_cpu_type() == RMOBILE_CPU_TYPE_R8A7796) &&
604 (rmobile_get_cpu_rev_integer() == 1) &&
605 (rmobile_get_cpu_rev_fraction() > 2)) {
606 priv->adjust_hs400_enable = true;
607 priv->adjust_hs400_offset = 0;
608 priv->adjust_hs400_calibrate = 0x9;
609 }
610
611 /* M3N can use HS400 with manual adjustment */
612 if (rmobile_get_cpu_type() == RMOBILE_CPU_TYPE_R8A77965) {
613 priv->adjust_hs400_enable = true;
614 priv->adjust_hs400_offset = 0;
615 priv->adjust_hs400_calibrate = 0x0;
616 }
617
618 /* E3 can use HS400 with manual adjustment */
619 if (rmobile_get_cpu_type() == RMOBILE_CPU_TYPE_R8A77990) {
620 priv->adjust_hs400_enable = true;
621 priv->adjust_hs400_offset = 0;
622 priv->adjust_hs400_calibrate = 0x2;
623 }
624
Marek Vasut81099882019-11-23 13:36:19 +0100625 /* H3 ES1.x, ES2.0 and M3W ES1.0, ES1.1, ES1.2 uses 4 tuning taps */
626 if (((rmobile_get_cpu_type() == RMOBILE_CPU_TYPE_R8A7795) &&
627 (rmobile_get_cpu_rev_integer() <= 2)) ||
628 ((rmobile_get_cpu_type() == RMOBILE_CPU_TYPE_R8A7796) &&
629 (rmobile_get_cpu_rev_integer() == 1) &&
630 (rmobile_get_cpu_rev_fraction() <= 2)))
Marek Vasut50aa1d92018-06-13 08:02:55 +0200631 priv->nrtaps = 4;
632 else
633 priv->nrtaps = 8;
Marek Vasut992bcf42019-01-11 23:45:54 +0100634
635 /* H3 ES1.x and M3W ES1.0 uses bit 17 for DTRAEND */
636 if (((rmobile_get_cpu_type() == RMOBILE_CPU_TYPE_R8A7795) &&
637 (rmobile_get_cpu_rev_integer() <= 1)) ||
638 ((rmobile_get_cpu_type() == RMOBILE_CPU_TYPE_R8A7796) &&
639 (rmobile_get_cpu_rev_integer() == 1) &&
640 (rmobile_get_cpu_rev_fraction() == 0)))
641 priv->read_poll_flag = TMIO_SD_DMA_INFO1_END_RD;
642 else
643 priv->read_poll_flag = TMIO_SD_DMA_INFO1_END_RD2;
Marek Vasutd34bd2d2018-06-13 08:02:55 +0200644}
645
Marek Vasutc769e602018-04-08 17:45:23 +0200646static int renesas_sdhi_probe(struct udevice *dev)
647{
Masahiro Yamada30b5d9a2018-04-20 18:14:24 +0900648 struct tmio_sd_priv *priv = dev_get_priv(dev);
Marek Vasutc769e602018-04-08 17:45:23 +0200649 u32 quirks = dev_get_driver_data(dev);
Marek Vasut7cf7ef82018-04-08 18:14:22 +0200650 struct fdt_resource reg_res;
651 DECLARE_GLOBAL_DATA_PTR;
652 int ret;
653
Marek Vasut8ec6a042018-06-13 08:02:55 +0200654 priv->clk_get_rate = renesas_sdhi_clk_get_rate;
655
Marek Vasutf98833d2018-04-08 18:49:52 +0200656 if (quirks == RENESAS_GEN2_QUIRKS) {
657 ret = fdt_get_resource(gd->fdt_blob, dev_of_offset(dev),
658 "reg", 0, &reg_res);
659 if (ret < 0) {
660 dev_err(dev, "\"reg\" resource not found, ret=%i\n",
661 ret);
662 return ret;
663 }
Marek Vasut7cf7ef82018-04-08 18:14:22 +0200664
Marek Vasutf98833d2018-04-08 18:49:52 +0200665 if (fdt_resource_size(&reg_res) == 0x100)
Marek Vasutcb0b6b02018-04-13 23:51:33 +0200666 quirks |= TMIO_SD_CAP_16BIT;
Marek Vasutf98833d2018-04-08 18:49:52 +0200667 }
Marek Vasutc769e602018-04-08 17:45:23 +0200668
Marek Vasut8ec6a042018-06-13 08:02:55 +0200669 ret = clk_get_by_index(dev, 0, &priv->clk);
Masahiro Yamada30b5d9a2018-04-20 18:14:24 +0900670 if (ret < 0) {
671 dev_err(dev, "failed to get host clock\n");
672 return ret;
673 }
674
675 /* set to max rate */
Marek Vasut8ec6a042018-06-13 08:02:55 +0200676 ret = clk_set_rate(&priv->clk, 200000000);
677 if (ret < 0) {
Masahiro Yamada30b5d9a2018-04-20 18:14:24 +0900678 dev_err(dev, "failed to set rate for host clock\n");
Marek Vasut8ec6a042018-06-13 08:02:55 +0200679 clk_free(&priv->clk);
680 return ret;
Masahiro Yamada30b5d9a2018-04-20 18:14:24 +0900681 }
682
Marek Vasut8ec6a042018-06-13 08:02:55 +0200683 ret = clk_enable(&priv->clk);
Masahiro Yamada30b5d9a2018-04-20 18:14:24 +0900684 if (ret) {
685 dev_err(dev, "failed to enable host clock\n");
686 return ret;
687 }
688
Marek Vasutcb0b6b02018-04-13 23:51:33 +0200689 ret = tmio_sd_probe(dev, quirks);
Marek Vasutd34bd2d2018-06-13 08:02:55 +0200690
691 renesas_sdhi_filter_caps(dev);
692
Marek Vasut50aa1d92018-06-13 08:02:55 +0200693#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT) || \
694 CONFIG_IS_ENABLED(MMC_HS200_SUPPORT) || \
695 CONFIG_IS_ENABLED(MMC_HS400_SUPPORT)
Marek Vasut52e17962018-10-28 15:30:06 +0100696 if (!ret && (priv->caps & TMIO_SD_CAP_RCAR_UHS))
Marek Vasut65186972018-08-30 15:27:26 +0200697 renesas_sdhi_reset_tuning(priv);
Marek Vasutf63968b2018-04-08 19:09:17 +0200698#endif
699 return ret;
Marek Vasutc769e602018-04-08 17:45:23 +0200700}
701
Marek Vasute94cad92018-04-08 15:22:58 +0200702U_BOOT_DRIVER(renesas_sdhi) = {
703 .name = "renesas-sdhi",
704 .id = UCLASS_MMC,
705 .of_match = renesas_sdhi_match,
Marek Vasutcb0b6b02018-04-13 23:51:33 +0200706 .bind = tmio_sd_bind,
Marek Vasutc769e602018-04-08 17:45:23 +0200707 .probe = renesas_sdhi_probe,
Marek Vasutcb0b6b02018-04-13 23:51:33 +0200708 .priv_auto_alloc_size = sizeof(struct tmio_sd_priv),
709 .platdata_auto_alloc_size = sizeof(struct tmio_sd_plat),
Marek Vasute94cad92018-04-08 15:22:58 +0200710 .ops = &renesas_sdhi_ops,
711};