John Clark | b0b8086 | 2023-10-13 01:19:22 +0000 | [diff] [blame] | 1 | CONFIG_ARM=y |
| 2 | CONFIG_SKIP_LOWLEVEL_INIT=y |
| 3 | CONFIG_SYS_HAS_NONCACHED_MEMORY=y |
| 4 | CONFIG_COUNTER_FREQUENCY=24000000 |
| 5 | CONFIG_ARCH_ROCKCHIP=y |
| 6 | CONFIG_TEXT_BASE=0x00a00000 |
| 7 | CONFIG_SPL_LIBCOMMON_SUPPORT=y |
| 8 | CONFIG_SPL_LIBGENERIC_SUPPORT=y |
| 9 | CONFIG_NR_DRAM_BANKS=2 |
| 10 | CONFIG_HAS_CUSTOM_SYS_INIT_SP_ADDR=y |
| 11 | CONFIG_CUSTOM_SYS_INIT_SP_ADDR=0xc00000 |
| 12 | CONFIG_SF_DEFAULT_SPEED=24000000 |
| 13 | CONFIG_SF_DEFAULT_MODE=0x2000 |
| 14 | CONFIG_DEFAULT_DEVICE_TREE="rk3588-nanopc-t6" |
| 15 | CONFIG_ROCKCHIP_RK3588=y |
| 16 | CONFIG_SPL_ROCKCHIP_COMMON_BOARD=y |
| 17 | CONFIG_SPL_SERIAL=y |
| 18 | CONFIG_SPL_STACK_R_ADDR=0x600000 |
| 19 | CONFIG_TARGET_NANOPCT6_RK3588=y |
| 20 | CONFIG_SPL_STACK=0x400000 |
| 21 | CONFIG_DEBUG_UART_BASE=0xFEB50000 |
| 22 | CONFIG_DEBUG_UART_CLOCK=24000000 |
| 23 | CONFIG_SPL_SPI_FLASH_SUPPORT=y |
| 24 | CONFIG_SPL_SPI=y |
| 25 | CONFIG_SYS_LOAD_ADDR=0xc00800 |
| 26 | CONFIG_PCI=y |
| 27 | CONFIG_DEBUG_UART=y |
| 28 | CONFIG_FIT=y |
| 29 | CONFIG_FIT_VERBOSE=y |
| 30 | CONFIG_SPL_FIT_SIGNATURE=y |
| 31 | CONFIG_SPL_LOAD_FIT=y |
| 32 | CONFIG_LEGACY_IMAGE_FORMAT=y |
| 33 | CONFIG_OF_BOARD_SETUP=y |
| 34 | CONFIG_DEFAULT_FDT_FILE="rockchip/rk3588-nanopc-t6.dtb" |
| 35 | # CONFIG_DISPLAY_CPUINFO is not set |
| 36 | CONFIG_DISPLAY_BOARDINFO_LATE=y |
| 37 | CONFIG_SPL_MAX_SIZE=0x40000 |
| 38 | CONFIG_SPL_PAD_TO=0x7f8000 |
| 39 | CONFIG_SPL_HAS_BSS_LINKER_SECTION=y |
| 40 | CONFIG_SPL_BSS_START_ADDR=0x4000000 |
| 41 | CONFIG_SPL_BSS_MAX_SIZE=0x4000 |
| 42 | # CONFIG_SPL_RAW_IMAGE_SUPPORT is not set |
| 43 | # CONFIG_SPL_SHARES_INIT_SP_ADDR is not set |
| 44 | CONFIG_SPL_STACK_R=y |
| 45 | CONFIG_SPL_SPI_LOAD=y |
| 46 | CONFIG_SYS_SPI_U_BOOT_OFFS=0x60000 |
| 47 | CONFIG_SPL_ATF=y |
| 48 | CONFIG_CMD_GPIO=y |
| 49 | CONFIG_CMD_GPT=y |
| 50 | CONFIG_CMD_I2C=y |
| 51 | CONFIG_CMD_MMC=y |
| 52 | CONFIG_CMD_PCI=y |
| 53 | CONFIG_CMD_USB=y |
| 54 | # CONFIG_CMD_SETEXPR is not set |
| 55 | CONFIG_CMD_REGULATOR=y |
| 56 | # CONFIG_SPL_DOS_PARTITION is not set |
| 57 | CONFIG_SPL_OF_CONTROL=y |
| 58 | CONFIG_OF_LIVE=y |
| 59 | CONFIG_OF_SPL_REMOVE_PROPS="clock-names interrupt-parent assigned-clocks assigned-clock-rates assigned-clock-parents" |
| 60 | CONFIG_SPL_DM_SEQ_ALIAS=y |
| 61 | CONFIG_SPL_REGMAP=y |
| 62 | CONFIG_SPL_SYSCON=y |
| 63 | CONFIG_SPL_CLK=y |
| 64 | CONFIG_ROCKCHIP_GPIO=y |
| 65 | CONFIG_SYS_I2C_ROCKCHIP=y |
| 66 | CONFIG_MISC=y |
| 67 | CONFIG_SUPPORT_EMMC_RPMB=y |
| 68 | CONFIG_MMC_DW=y |
| 69 | CONFIG_MMC_DW_ROCKCHIP=y |
| 70 | CONFIG_MMC_SDHCI=y |
| 71 | CONFIG_MMC_SDHCI_SDMA=y |
| 72 | CONFIG_MMC_SDHCI_ROCKCHIP=y |
| 73 | CONFIG_SF_DEFAULT_BUS=5 |
| 74 | CONFIG_SPI_FLASH_SFDP_SUPPORT=y |
| 75 | CONFIG_SPI_FLASH_MACRONIX=y |
| 76 | CONFIG_SPI_FLASH_WINBOND=y |
| 77 | CONFIG_SPI_FLASH_XTX=y |
| 78 | CONFIG_PHYLIB=y |
| 79 | CONFIG_RTL8169=y |
| 80 | CONFIG_NVME_PCI=y |
| 81 | CONFIG_PCIE_DW_ROCKCHIP=y |
| 82 | CONFIG_PHY_ROCKCHIP_INNO_USB2=y |
| 83 | CONFIG_PHY_ROCKCHIP_NANENG_COMBOPHY=y |
| 84 | CONFIG_PHY_ROCKCHIP_USBDP=y |
| 85 | CONFIG_SPL_PINCTRL=y |
| 86 | CONFIG_PWM_ROCKCHIP=y |
| 87 | CONFIG_SPL_RAM=y |
| 88 | CONFIG_BAUDRATE=1500000 |
| 89 | CONFIG_DEBUG_UART_SHIFT=2 |
| 90 | CONFIG_SYS_NS16550_MEM32=y |
| 91 | CONFIG_ROCKCHIP_SFC=y |
| 92 | CONFIG_SYSRESET=y |
| 93 | CONFIG_USB=y |
| 94 | CONFIG_DM_USB_GADGET=y |
| 95 | CONFIG_USB_XHCI_HCD=y |
| 96 | CONFIG_USB_EHCI_HCD=y |
| 97 | CONFIG_USB_EHCI_GENERIC=y |
| 98 | CONFIG_USB_OHCI_HCD=y |
| 99 | CONFIG_USB_OHCI_GENERIC=y |
| 100 | CONFIG_USB_DWC3=y |
| 101 | CONFIG_USB_DWC3_GENERIC=y |
| 102 | CONFIG_USB_HOST_ETHER=y |
| 103 | CONFIG_USB_ETHER_ASIX=y |
| 104 | CONFIG_USB_ETHER_ASIX88179=y |
| 105 | CONFIG_USB_ETHER_MCS7830=y |
| 106 | CONFIG_USB_ETHER_RTL8152=y |
| 107 | CONFIG_USB_ETHER_SMSC95XX=y |
| 108 | CONFIG_ERRNO_STR=y |