blob: 49d64a55eb88e9bc73934e6271ba073f65986938 [file] [log] [blame]
Dave Liu5f820432006-11-03 19:33:44 -06001/*
2 * Copyright (C) 2006 Freescale Semiconductor, Inc.
3 *
4 * Dave Liu <daveliu@freescale.com>
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation; either version 2 of
9 * the License, or (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Wolfgang Denkdd520bf2006-11-30 18:02:20 +010013 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Dave Liu5f820432006-11-03 19:33:44 -060014 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
19 * MA 02111-1307 USA
20 */
21
22#ifndef __CONFIG_H
23#define __CONFIG_H
24
Dave Liu5f820432006-11-03 19:33:44 -060025/*
26 * High Level Configuration Options
27 */
28#define CONFIG_E300 1 /* E300 family */
29#define CONFIG_QE 1 /* Has QE */
Peter Tyser0f898602009-05-22 17:23:24 -050030#define CONFIG_MPC83xx 1 /* MPC83xx family */
Dave Liu5f820432006-11-03 19:33:44 -060031#define CONFIG_MPC8360 1 /* MPC8360 CPU specific */
32#define CONFIG_MPC8360EMDS 1 /* MPC8360EMDS board specific */
Wolfgang Denk2ae18242010-10-06 09:05:45 +020033
34#define CONFIG_SYS_TEXT_BASE 0xFE000000
35
Tony Li14778582007-08-17 10:35:59 +080036#undef CONFIG_PQ_MDS_PIB /* POWERQUICC MDS Platform IO Board */
37#undef CONFIG_PQ_MDS_PIB_ATM /* QOC3 ATM card */
Dave Liu5f820432006-11-03 19:33:44 -060038
39/*
40 * System Clock Setup
41 */
42#ifdef CONFIG_PCISLAVE
43#define CONFIG_83XX_PCICLK 66000000 /* in HZ */
44#else
45#define CONFIG_83XX_CLKIN 66000000 /* in Hz */
46#endif
47
48#ifndef CONFIG_SYS_CLK_FREQ
49#define CONFIG_SYS_CLK_FREQ 66000000
50#endif
51
52/*
53 * Hardware Reset Configuration Word
54 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020055#define CONFIG_SYS_HRCW_LOW (\
Dave Liu5f820432006-11-03 19:33:44 -060056 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
57 HRCWL_DDR_TO_SCB_CLK_1X1 |\
58 HRCWL_CSB_TO_CLKIN_4X1 |\
59 HRCWL_VCO_1X2 |\
60 HRCWL_CE_PLL_VCO_DIV_4 |\
61 HRCWL_CE_PLL_DIV_1X1 |\
62 HRCWL_CE_TO_PLL_1X6 |\
63 HRCWL_CORE_TO_CSB_2X1)
64
65#ifdef CONFIG_PCISLAVE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020066#define CONFIG_SYS_HRCW_HIGH (\
Dave Liu5f820432006-11-03 19:33:44 -060067 HRCWH_PCI_AGENT |\
68 HRCWH_PCI1_ARBITER_DISABLE |\
69 HRCWH_PCICKDRV_DISABLE |\
70 HRCWH_CORE_ENABLE |\
71 HRCWH_FROM_0XFFF00100 |\
72 HRCWH_BOOTSEQ_DISABLE |\
73 HRCWH_SW_WATCHDOG_DISABLE |\
74 HRCWH_ROM_LOC_LOCAL_16BIT)
75#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020076#define CONFIG_SYS_HRCW_HIGH (\
Dave Liu5f820432006-11-03 19:33:44 -060077 HRCWH_PCI_HOST |\
78 HRCWH_PCI1_ARBITER_ENABLE |\
79 HRCWH_PCICKDRV_ENABLE |\
80 HRCWH_CORE_ENABLE |\
81 HRCWH_FROM_0X00000100 |\
82 HRCWH_BOOTSEQ_DISABLE |\
83 HRCWH_SW_WATCHDOG_DISABLE |\
84 HRCWH_ROM_LOC_LOCAL_16BIT)
85#endif
86
87/*
88 * System IO Config
89 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020090#define CONFIG_SYS_SICRH 0x00000000
91#define CONFIG_SYS_SICRL 0x40000000
Dave Liu5f820432006-11-03 19:33:44 -060092
93#define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
Tony Li14778582007-08-17 10:35:59 +080094#define CONFIG_BOARD_EARLY_INIT_R
Dave Liu5f820432006-11-03 19:33:44 -060095
96/*
97 * IMMR new address
98 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020099#define CONFIG_SYS_IMMR 0xE0000000
Dave Liu5f820432006-11-03 19:33:44 -0600100
101/*
102 * DDR Setup
103 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200104#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
105#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
Anton Vorontsov5c2ff322008-09-10 18:12:37 +0400106#define CONFIG_SYS_SDRAM_BASE2 (CONFIG_SYS_SDRAM_BASE + 0x10000000) /* + 256M */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200107#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
108#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN | \
Xie Xiaobob110f402007-02-14 18:27:06 +0800109 DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
Dave Liu5f820432006-11-03 19:33:44 -0600110
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200111#define CONFIG_SYS_83XX_DDR_USES_CS0
Kim Phillipsbf0b5422006-11-01 00:10:40 -0600112
Xie Xiaobob110f402007-02-14 18:27:06 +0800113#define CONFIG_DDR_ECC /* support DDR ECC function */
Dave Liu5f820432006-11-03 19:33:44 -0600114#define CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */
115
Xie Xiaobob110f402007-02-14 18:27:06 +0800116/*
117 * DDRCDR - DDR Control Driver Register
118 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200119#define CONFIG_SYS_DDRCDR_VALUE 0x80080001
Xie Xiaobob110f402007-02-14 18:27:06 +0800120
Dave Liu5f820432006-11-03 19:33:44 -0600121#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
122#if defined(CONFIG_SPD_EEPROM)
123/*
124 * Determine DDR configuration from I2C interface.
125 */
126#define SPD_EEPROM_ADDRESS 0x52 /* DDR SODIMM */
127#else
128/*
129 * Manually set up DDR parameters
130 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200131#define CONFIG_SYS_DDR_SIZE 256 /* MB */
Xie Xiaobob110f402007-02-14 18:27:06 +0800132#if defined(CONFIG_DDR_II)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200133#define CONFIG_SYS_DDRCDR 0x80080001
134#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000f
135#define CONFIG_SYS_DDR_CS0_CONFIG 0x80330102
136#define CONFIG_SYS_DDR_TIMING_0 0x00220802
137#define CONFIG_SYS_DDR_TIMING_1 0x38357322
138#define CONFIG_SYS_DDR_TIMING_2 0x2f9048c8
139#define CONFIG_SYS_DDR_TIMING_3 0x00000000
140#define CONFIG_SYS_DDR_CLK_CNTL 0x02000000
141#define CONFIG_SYS_DDR_MODE 0x47d00432
142#define CONFIG_SYS_DDR_MODE2 0x8000c000
143#define CONFIG_SYS_DDR_INTERVAL 0x03cf0080
144#define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000
145#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000
Xie Xiaobob110f402007-02-14 18:27:06 +0800146#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200147#define CONFIG_SYS_DDR_CONFIG (CSCONFIG_EN | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_9)
148#define CONFIG_SYS_DDR_TIMING_1 0x37344321 /* tCL-tRCD-tRP-tRAS=2.5-3-3-7 */
149#define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* may need tuning */
150#define CONFIG_SYS_DDR_CONTROL 0x42008000 /* Self refresh,2T timing */
151#define CONFIG_SYS_DDR_MODE 0x20000162 /* DLL,normal,seq,4/2.5 */
152#define CONFIG_SYS_DDR_INTERVAL 0x045b0100 /* page mode */
Dave Liu5f820432006-11-03 19:33:44 -0600153#endif
Xie Xiaobob110f402007-02-14 18:27:06 +0800154#endif
Dave Liu5f820432006-11-03 19:33:44 -0600155
156/*
157 * Memory test
158 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200159#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
160#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */
161#define CONFIG_SYS_MEMTEST_END 0x00100000
Dave Liu5f820432006-11-03 19:33:44 -0600162
163/*
164 * The reserved memory
165 */
166
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200167#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Dave Liu5f820432006-11-03 19:33:44 -0600168
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200169#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
170#define CONFIG_SYS_RAMBOOT
Dave Liu5f820432006-11-03 19:33:44 -0600171#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200172#undef CONFIG_SYS_RAMBOOT
Dave Liu5f820432006-11-03 19:33:44 -0600173#endif
174
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200175/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
Kim Phillips4a9932a2009-07-07 18:04:21 -0500176#define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200177#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
Dave Liu5f820432006-11-03 19:33:44 -0600178
179/*
180 * Initial RAM Base Address Setup
181 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200182#define CONFIG_SYS_INIT_RAM_LOCK 1
183#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200184#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200185#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Dave Liu5f820432006-11-03 19:33:44 -0600186
187/*
188 * Local Bus Configuration & Clock Setup
189 */
Kim Phillipsc7190f02009-09-25 18:19:44 -0500190#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
191#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200192#define CONFIG_SYS_LBC_LBCR 0x00000000
Dave Liu5f820432006-11-03 19:33:44 -0600193
194/*
195 * FLASH on the Local Bus
196 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200197#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200198#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200199#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
200#define CONFIG_SYS_FLASH_SIZE 32 /* max FLASH size is 32M */
201#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
Jerry Van Baren82e45a22008-03-18 21:44:41 -0400202#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
Dave Liu5f820432006-11-03 19:33:44 -0600203
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200204#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE /* Window base at flash base */
205#define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000018 /* 32MB window size */
Dave Liu5f820432006-11-03 19:33:44 -0600206
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200207#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | /* Flash Base address */ \
Dave Liu5f820432006-11-03 19:33:44 -0600208 (2 << BR_PS_SHIFT) | /* 16 bit port size */ \
209 BR_V) /* valid */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200210#define CONFIG_SYS_OR0_PRELIM ((~(CONFIG_SYS_FLASH_SIZE - 1) << 20) | OR_UPM_XAM | \
Anton Vorontsovf9023af2008-05-29 18:14:56 +0400211 OR_GPCM_CSNT | OR_GPCM_ACS_DIV2 | OR_GPCM_XACS | OR_GPCM_SCY_15 | \
Xie Xiaobob110f402007-02-14 18:27:06 +0800212 OR_GPCM_TRLX | OR_GPCM_EHTR | OR_GPCM_EAD)
Dave Liu5f820432006-11-03 19:33:44 -0600213
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200214#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
215#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
Dave Liu5f820432006-11-03 19:33:44 -0600216
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200217#undef CONFIG_SYS_FLASH_CHECKSUM
Dave Liu5f820432006-11-03 19:33:44 -0600218
219/*
220 * BCSR on the Local Bus
221 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200222#define CONFIG_SYS_BCSR 0xF8000000
223#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_BCSR /* Access window base at BCSR base */
224#define CONFIG_SYS_LBLAWAR1_PRELIM 0x8000000F /* Access window size 64K */
Dave Liu5f820432006-11-03 19:33:44 -0600225
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200226#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_BCSR|0x00000801) /* Port size=8bit, MSEL=GPCM */
227#define CONFIG_SYS_OR1_PRELIM 0xFFFFE9f7 /* length 32K */
Dave Liu5f820432006-11-03 19:33:44 -0600228
229/*
230 * SDRAM on the Local Bus
231 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200232#define CONFIG_SYS_LBC_SDRAM_BASE 0xF0000000 /* SDRAM base address */
233#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
Dave Liu5f820432006-11-03 19:33:44 -0600234
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200235#define CONFIG_SYS_LB_SDRAM /* if board has SRDAM on local bus */
Dave Liu5f820432006-11-03 19:33:44 -0600236
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200237#ifdef CONFIG_SYS_LB_SDRAM
Anton Vorontsov5c2ff322008-09-10 18:12:37 +0400238#define CONFIG_SYS_LBLAWBAR2 0
239#define CONFIG_SYS_LBLAWAR2 0x80000019 /* 64MB */
Dave Liu5f820432006-11-03 19:33:44 -0600240
241/*local bus BR2, OR2 definition for SDRAM if soldered on the EPB board */
242/*
243 * Base Register 2 and Option Register 2 configure SDRAM.
Dave Liu5f820432006-11-03 19:33:44 -0600244 *
245 * For BR2, need:
Anton Vorontsov5c2ff322008-09-10 18:12:37 +0400246 * Base address = BR[0:16] = dynamic
Dave Liu5f820432006-11-03 19:33:44 -0600247 * port size = 32-bits = BR2[19:20] = 11
248 * no parity checking = BR2[21:22] = 00
249 * SDRAM for MSEL = BR2[24:26] = 011
250 * Valid = BR[31] = 1
251 *
Wolfgang Denkdd520bf2006-11-30 18:02:20 +0100252 * 0 4 8 12 16 20 24 28
Anton Vorontsov5c2ff322008-09-10 18:12:37 +0400253 * xxxx xxxx xxxx xxxx x001 1000 0110 0001 = 00001861
Dave Liu5f820432006-11-03 19:33:44 -0600254 */
255
Anton Vorontsov5c2ff322008-09-10 18:12:37 +0400256#define CONFIG_SYS_BR2 0x00001861 /*Port size=32bit, MSEL=SDRAM */
Dave Liu5f820432006-11-03 19:33:44 -0600257
258/*
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200259 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
Dave Liu5f820432006-11-03 19:33:44 -0600260 *
261 * For OR2, need:
262 * 64MB mask for AM, OR2[0:7] = 1111 1100
263 * XAM, OR2[17:18] = 11
264 * 9 columns OR2[19-21] = 010
Wolfgang Denkdd520bf2006-11-30 18:02:20 +0100265 * 13 rows OR2[23-25] = 100
Dave Liu5f820432006-11-03 19:33:44 -0600266 * EAD set for extra time OR[31] = 1
267 *
Wolfgang Denkdd520bf2006-11-30 18:02:20 +0100268 * 0 4 8 12 16 20 24 28
Dave Liu5f820432006-11-03 19:33:44 -0600269 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
270 */
271
Anton Vorontsov5c2ff322008-09-10 18:12:37 +0400272#define CONFIG_SYS_OR2 0xfc006901
Dave Liu5f820432006-11-03 19:33:44 -0600273
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200274#define CONFIG_SYS_LBC_LSRT 0x32000000 /* LB sdram refresh timer, about 6us */
275#define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer prescal, 266MHz/32 */
Dave Liu5f820432006-11-03 19:33:44 -0600276
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200277#define CONFIG_SYS_LBC_LSDMR_COMMON 0x0063b723
Dave Liu5f820432006-11-03 19:33:44 -0600278
279/*
280 * SDRAM Controller configuration sequence.
281 */
Kumar Gala540dcf12009-03-26 01:34:39 -0500282#define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
283#define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
284#define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
285#define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
286#define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL)
Dave Liu5f820432006-11-03 19:33:44 -0600287
288#endif
289
290/*
291 * Windows to access PIB via local bus
292 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200293#define CONFIG_SYS_LBLAWBAR3_PRELIM 0xf8010000 /* windows base 0xf8010000 */
294#define CONFIG_SYS_LBLAWAR3_PRELIM 0x8000000e /* windows size 32KB */
Dave Liu5f820432006-11-03 19:33:44 -0600295
296/*
297 * CS4 on Local Bus, to PIB
298 */
Stefan Popa0b725852010-11-26 17:09:40 +0000299#define CONFIG_SYS_BR4_PRELIM 0xf8008801 /* CS4 base address at 0xf8008000 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200300#define CONFIG_SYS_OR4_PRELIM 0xffffe9f7 /* size 32KB, port size 8bit, GPCM */
Dave Liu5f820432006-11-03 19:33:44 -0600301
302/*
303 * CS5 on Local Bus, to PIB
304 */
Stefan Popa0b725852010-11-26 17:09:40 +0000305#define CONFIG_SYS_BR5_PRELIM 0xf8010801 /* CS5 base address at 0xf8010000 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200306#define CONFIG_SYS_OR5_PRELIM 0xffffe9f7 /* size 32KB, port size 8bit, GPCM */
Dave Liu5f820432006-11-03 19:33:44 -0600307
308/*
309 * Serial Port
310 */
311#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200312#define CONFIG_SYS_NS16550
313#define CONFIG_SYS_NS16550_SERIAL
314#define CONFIG_SYS_NS16550_REG_SIZE 1
315#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Dave Liu5f820432006-11-03 19:33:44 -0600316
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200317#define CONFIG_SYS_BAUDRATE_TABLE \
Dave Liu5f820432006-11-03 19:33:44 -0600318 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
319
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200320#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
321#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Dave Liu5f820432006-11-03 19:33:44 -0600322
Kim Phillips22d71a72007-02-27 18:41:08 -0600323#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
Kim Phillipsa059e902010-04-15 17:36:05 -0500324#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Dave Liu5f820432006-11-03 19:33:44 -0600325/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200326#define CONFIG_SYS_HUSH_PARSER
327#ifdef CONFIG_SYS_HUSH_PARSER
328#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Dave Liu5f820432006-11-03 19:33:44 -0600329#endif
330
Kim Phillipsbf0b5422006-11-01 00:10:40 -0600331/* pass open firmware flat tree */
Gerald Van Baren213bf8c2007-03-31 12:23:51 -0400332#define CONFIG_OF_LIBFDT 1
Kim Phillipsbf0b5422006-11-01 00:10:40 -0600333#define CONFIG_OF_BOARD_SETUP 1
Kim Phillips5b8bc602007-12-20 14:09:22 -0600334#define CONFIG_OF_STDOUT_VIA_ALIAS 1
Kim Phillipsbf0b5422006-11-01 00:10:40 -0600335
Dave Liu5f820432006-11-03 19:33:44 -0600336/* I2C */
337#define CONFIG_HARD_I2C /* I2C with hardware support */
338#undef CONFIG_SOFT_I2C /* I2C bit-banged */
Timur Tabibe5e6182006-11-03 19:15:00 -0600339#define CONFIG_FSL_I2C
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200340#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
341#define CONFIG_SYS_I2C_SLAVE 0x7F
342#define CONFIG_SYS_I2C_NOPROBES {0x52} /* Don't probe these addrs */
343#define CONFIG_SYS_I2C_OFFSET 0x3000
344#define CONFIG_SYS_I2C2_OFFSET 0x3100
Dave Liu5f820432006-11-03 19:33:44 -0600345
346/*
347 * Config on-board RTC
348 */
349#define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200350#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
Dave Liu5f820432006-11-03 19:33:44 -0600351
352/*
353 * General PCI
354 * Addresses are mapped 1-1.
355 */
Kim Phillips9993e192009-07-18 18:42:13 -0500356#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
357#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
358#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
359#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
360#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
361#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
362#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
363#define CONFIG_SYS_PCI1_IO_PHYS 0xE0300000
364#define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */
Dave Liu5f820432006-11-03 19:33:44 -0600365
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200366#define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE
367#define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000
368#define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000
Dave Liu5f820432006-11-03 19:33:44 -0600369
370
371#ifdef CONFIG_PCI
372
373#define CONFIG_NET_MULTI
374#define CONFIG_PCI_PNP /* do pci plug-and-play */
Kim Phillips9993e192009-07-18 18:42:13 -0500375#define CONFIG_83XX_PCI_STREAMING
Dave Liu5f820432006-11-03 19:33:44 -0600376
377#undef CONFIG_EEPRO100
378#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200379#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
Dave Liu5f820432006-11-03 19:33:44 -0600380
381#endif /* CONFIG_PCI */
382
383
384#ifndef CONFIG_NET_MULTI
385#define CONFIG_NET_MULTI 1
386#endif
387
Anton Vorontsovda6eea02009-09-16 23:22:08 +0400388#define CONFIG_HWCONFIG 1
389
Dave Liu5f820432006-11-03 19:33:44 -0600390/*
Dave Liu7737d5c2006-11-03 12:11:15 -0600391 * QE UEC ethernet configuration
392 */
393#define CONFIG_UEC_ETH
Kim Phillips78b7a8e2010-07-26 18:34:57 -0500394#define CONFIG_ETHPRIME "UEC0"
Dave Liu7737d5c2006-11-03 12:11:15 -0600395#define CONFIG_PHY_MODE_NEED_CHANGE
396
397#define CONFIG_UEC_ETH1 /* GETH1 */
398
399#ifdef CONFIG_UEC_ETH1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200400#define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */
401#define CONFIG_SYS_UEC1_RX_CLK QE_CLK_NONE
402#define CONFIG_SYS_UEC1_TX_CLK QE_CLK9
403#define CONFIG_SYS_UEC1_ETH_TYPE GIGA_ETH
404#define CONFIG_SYS_UEC1_PHY_ADDR 0
Andy Fleming865ff852011-04-13 00:37:12 -0500405#define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher582c55a2010-01-20 09:04:28 +0100406#define CONFIG_SYS_UEC1_INTERFACE_SPEED 1000
Dave Liu7737d5c2006-11-03 12:11:15 -0600407#endif
408
409#define CONFIG_UEC_ETH2 /* GETH2 */
410
411#ifdef CONFIG_UEC_ETH2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200412#define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */
413#define CONFIG_SYS_UEC2_RX_CLK QE_CLK_NONE
414#define CONFIG_SYS_UEC2_TX_CLK QE_CLK4
415#define CONFIG_SYS_UEC2_ETH_TYPE GIGA_ETH
416#define CONFIG_SYS_UEC2_PHY_ADDR 1
Andy Fleming865ff852011-04-13 00:37:12 -0500417#define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher582c55a2010-01-20 09:04:28 +0100418#define CONFIG_SYS_UEC2_INTERFACE_SPEED 1000
Dave Liu7737d5c2006-11-03 12:11:15 -0600419#endif
420
421/*
Dave Liu5f820432006-11-03 19:33:44 -0600422 * Environment
423 */
424
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200425#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200426 #define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200427 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200428 #define CONFIG_ENV_SECT_SIZE 0x20000
429 #define CONFIG_ENV_SIZE 0x2000
Dave Liu5f820432006-11-03 19:33:44 -0600430#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200431 #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
Jean-Christophe PLAGNIOL-VILLARD93f6d722008-09-10 22:48:00 +0200432 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200433 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200434 #define CONFIG_ENV_SIZE 0x2000
Dave Liu5f820432006-11-03 19:33:44 -0600435#endif
436
437#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200438#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Dave Liu5f820432006-11-03 19:33:44 -0600439
Jon Loeliger8ea54992007-07-04 22:30:06 -0500440/*
Jon Loeliger659e2f62007-07-10 09:10:49 -0500441 * BOOTP options
442 */
443#define CONFIG_BOOTP_BOOTFILESIZE
444#define CONFIG_BOOTP_BOOTPATH
445#define CONFIG_BOOTP_GATEWAY
446#define CONFIG_BOOTP_HOSTNAME
447
448
449/*
Jon Loeliger8ea54992007-07-04 22:30:06 -0500450 * Command line configuration.
451 */
452#include <config_cmd_default.h>
453
454#define CONFIG_CMD_PING
455#define CONFIG_CMD_I2C
456#define CONFIG_CMD_ASKENV
Jerry Van Barenb5cdd7d2008-01-12 13:24:14 -0500457#define CONFIG_CMD_SDRAM
Jon Loeliger8ea54992007-07-04 22:30:06 -0500458
Dave Liu5f820432006-11-03 19:33:44 -0600459#if defined(CONFIG_PCI)
Jon Loeliger8ea54992007-07-04 22:30:06 -0500460 #define CONFIG_CMD_PCI
Dave Liu5f820432006-11-03 19:33:44 -0600461#endif
462
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200463#if defined(CONFIG_SYS_RAMBOOT)
Mike Frysingerbdab39d2009-01-28 19:08:14 -0500464 #undef CONFIG_CMD_SAVEENV
Jon Loeliger8ea54992007-07-04 22:30:06 -0500465 #undef CONFIG_CMD_LOADS
466#endif
467
Dave Liu5f820432006-11-03 19:33:44 -0600468
469#undef CONFIG_WATCHDOG /* watchdog disabled */
470
471/*
472 * Miscellaneous configurable options
473 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200474#define CONFIG_SYS_LONGHELP /* undef to save memory */
475#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
476#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Dave Liu5f820432006-11-03 19:33:44 -0600477
Jon Loeliger8ea54992007-07-04 22:30:06 -0500478#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200479 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Dave Liu5f820432006-11-03 19:33:44 -0600480#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200481 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Dave Liu5f820432006-11-03 19:33:44 -0600482#endif
483
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200484#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
485#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
486#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
487#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
Dave Liu5f820432006-11-03 19:33:44 -0600488
489/*
490 * For booting Linux, the board info and command line data
Ira W. Snyder9f530d52010-09-10 15:42:32 -0700491 * have to be in the first 256 MB of memory, since this is
Dave Liu5f820432006-11-03 19:33:44 -0600492 * the maximum mapped by the Linux kernel during initialization.
493 */
Ira W. Snyder9f530d52010-09-10 15:42:32 -0700494#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
Dave Liu5f820432006-11-03 19:33:44 -0600495
496/*
497 * Core HID Setup
498 */
Kim Phillips1a2e2032010-04-20 19:37:54 -0500499#define CONFIG_SYS_HID0_INIT 0x000000000
500#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
501 HID0_ENABLE_INSTRUCTION_CACHE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200502#define CONFIG_SYS_HID2 HID2_HBE
Dave Liu5f820432006-11-03 19:33:44 -0600503
504/*
Dave Liu5f820432006-11-03 19:33:44 -0600505 * MMU Setup
506 */
507
Becky Bruce31d82672008-05-08 19:02:12 -0500508#define CONFIG_HIGH_BATS 1 /* High BATs supported */
509
Anton Vorontsov5c2ff322008-09-10 18:12:37 +0400510/* DDR/LBC SDRAM: cacheable */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200511#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
512#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
513#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
514#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
Dave Liu5f820432006-11-03 19:33:44 -0600515
516/* IMMRBAR & PCI IO: cache-inhibit and guarded */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200517#define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR | BATL_PP_10 | \
Dave Liu5f820432006-11-03 19:33:44 -0600518 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200519#define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR | BATU_BL_4M | BATU_VS | BATU_VP)
520#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
521#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
Dave Liu5f820432006-11-03 19:33:44 -0600522
523/* BCSR: cache-inhibit and guarded */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200524#define CONFIG_SYS_IBAT2L (CONFIG_SYS_BCSR | BATL_PP_10 | \
Dave Liu5f820432006-11-03 19:33:44 -0600525 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200526#define CONFIG_SYS_IBAT2U (CONFIG_SYS_BCSR | BATU_BL_128K | BATU_VS | BATU_VP)
527#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
528#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
Dave Liu5f820432006-11-03 19:33:44 -0600529
530/* FLASH: icache cacheable, but dcache-inhibit and guarded */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200531#define CONFIG_SYS_IBAT3L (CONFIG_SYS_FLASH_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
532#define CONFIG_SYS_IBAT3U (CONFIG_SYS_FLASH_BASE | BATU_BL_32M | BATU_VS | BATU_VP)
533#define CONFIG_SYS_DBAT3L (CONFIG_SYS_FLASH_BASE | BATL_PP_10 | \
Dave Liu5f820432006-11-03 19:33:44 -0600534 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200535#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
Dave Liu5f820432006-11-03 19:33:44 -0600536
Anton Vorontsov5c2ff322008-09-10 18:12:37 +0400537/* DDR/LBC SDRAM next 256M: cacheable */
538#define CONFIG_SYS_IBAT4L (CONFIG_SYS_SDRAM_BASE2 | BATL_PP_10 | BATL_MEMCOHERENCE)
539#define CONFIG_SYS_IBAT4U (CONFIG_SYS_SDRAM_BASE2 | BATU_BL_256M | BATU_VS | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200540#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
541#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
Dave Liu5f820432006-11-03 19:33:44 -0600542
543/* Stack in dcache: cacheable, no memory coherence */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200544#define CONFIG_SYS_IBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10)
545#define CONFIG_SYS_IBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
546#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
547#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
Dave Liu5f820432006-11-03 19:33:44 -0600548
549#ifdef CONFIG_PCI
550/* PCI MEM space: cacheable */
Kim Phillips9993e192009-07-18 18:42:13 -0500551#define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_10 | BATL_MEMCOHERENCE)
552#define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI1_MEM_PHYS | BATU_BL_256M | BATU_VS | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200553#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
554#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
Dave Liu5f820432006-11-03 19:33:44 -0600555/* PCI MMIO space: cache-inhibit and guarded */
Kim Phillips9993e192009-07-18 18:42:13 -0500556#define CONFIG_SYS_IBAT7L (CONFIG_SYS_PCI1_MMIO_PHYS | BATL_PP_10 | \
Dave Liu5f820432006-11-03 19:33:44 -0600557 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Kim Phillips9993e192009-07-18 18:42:13 -0500558#define CONFIG_SYS_IBAT7U (CONFIG_SYS_PCI1_MMIO_PHYS | BATU_BL_256M | BATU_VS | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200559#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
560#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Dave Liu5f820432006-11-03 19:33:44 -0600561#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200562#define CONFIG_SYS_IBAT6L (0)
563#define CONFIG_SYS_IBAT6U (0)
564#define CONFIG_SYS_IBAT7L (0)
565#define CONFIG_SYS_IBAT7U (0)
566#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
567#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
568#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
569#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Dave Liu5f820432006-11-03 19:33:44 -0600570#endif
571
Jon Loeliger8ea54992007-07-04 22:30:06 -0500572#if defined(CONFIG_CMD_KGDB)
Dave Liu5f820432006-11-03 19:33:44 -0600573#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
574#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
575#endif
576
577/*
578 * Environment Configuration
579 */
580
581#define CONFIG_ENV_OVERWRITE
582
583#if defined(CONFIG_UEC_ETH)
Kim Phillips977b5752008-01-09 15:24:06 -0600584#define CONFIG_HAS_ETH0
Dave Liu5f820432006-11-03 19:33:44 -0600585#define CONFIG_HAS_ETH1
Dave Liu5f820432006-11-03 19:33:44 -0600586#endif
587
Wolfgang Denkdd520bf2006-11-30 18:02:20 +0100588#define CONFIG_BAUDRATE 115200
Dave Liu5f820432006-11-03 19:33:44 -0600589
Kim Phillips79f516b2009-08-21 16:34:38 -0500590#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
Dave Liu5f820432006-11-03 19:33:44 -0600591
Wolfgang Denkdd520bf2006-11-30 18:02:20 +0100592#define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
593#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
Dave Liu5f820432006-11-03 19:33:44 -0600594
Wolfgang Denkdd520bf2006-11-30 18:02:20 +0100595#define CONFIG_EXTRA_ENV_SETTINGS \
596 "netdev=eth0\0" \
597 "consoledev=ttyS0\0" \
598 "ramdiskaddr=1000000\0" \
Dave Liu5f820432006-11-03 19:33:44 -0600599 "ramdiskfile=ramfs.83xx\0" \
Kim Phillips79f516b2009-08-21 16:34:38 -0500600 "fdtaddr=780000\0" \
Kim Phillips270fe262008-03-07 12:27:31 -0600601 "fdtfile=mpc836x_mds.dtb\0" \
Kim Phillipsbf0b5422006-11-01 00:10:40 -0600602 ""
Dave Liu5f820432006-11-03 19:33:44 -0600603
Wolfgang Denkdd520bf2006-11-30 18:02:20 +0100604#define CONFIG_NFSBOOTCOMMAND \
605 "setenv bootargs root=/dev/nfs rw " \
606 "nfsroot=$serverip:$rootpath " \
Kim Phillipsbf0b5422006-11-01 00:10:40 -0600607 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
Wolfgang Denkdd520bf2006-11-30 18:02:20 +0100608 "console=$consoledev,$baudrate $othbootargs;" \
609 "tftp $loadaddr $bootfile;" \
Kim Phillipsbf0b5422006-11-01 00:10:40 -0600610 "tftp $fdtaddr $fdtfile;" \
611 "bootm $loadaddr - $fdtaddr"
Dave Liu5f820432006-11-03 19:33:44 -0600612
Kim Phillipsbf0b5422006-11-01 00:10:40 -0600613#define CONFIG_RAMBOOTCOMMAND \
Wolfgang Denkdd520bf2006-11-30 18:02:20 +0100614 "setenv bootargs root=/dev/ram rw " \
615 "console=$consoledev,$baudrate $othbootargs;" \
616 "tftp $ramdiskaddr $ramdiskfile;" \
617 "tftp $loadaddr $bootfile;" \
Kim Phillipsbf0b5422006-11-01 00:10:40 -0600618 "tftp $fdtaddr $fdtfile;" \
619 "bootm $loadaddr $ramdiskaddr $fdtaddr"
620
Dave Liu5f820432006-11-03 19:33:44 -0600621
622#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
623
624#endif /* __CONFIG_H */