blob: d0077667f3ac1b996284bf577628bf15b6a20a60 [file] [log] [blame]
TsiChungLiew57a12722008-01-15 14:15:46 -06001/*
2 * Configuation settings for the Freescale MCF5475 board.
3 *
4 * Copyright (C) 2004-2008 Freescale Semiconductor, Inc.
5 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
26/*
27 * board/config.h - configuration options, board specific
28 */
29
30#ifndef _M5475EVB_H
31#define _M5475EVB_H
32
33/*
34 * High Level Configuration Options
35 * (easy to change)
36 */
37#define CONFIG_MCF547x_8x /* define processor family */
38#define CONFIG_M547x /* define processor type */
39#define CONFIG_M5475 /* define processor type */
40
TsiChungLiew57a12722008-01-15 14:15:46 -060041#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020042#define CONFIG_SYS_UART_PORT (0)
TsiChungLiew57a12722008-01-15 14:15:46 -060043#define CONFIG_BAUDRATE 115200
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020044#define CONFIG_SYS_BAUDRATE_TABLE { 9600 , 19200 , 38400 , 57600, 115200 }
TsiChungLiew57a12722008-01-15 14:15:46 -060045
46#define CONFIG_HW_WATCHDOG
47#define CONFIG_WATCHDOG_TIMEOUT 5000 /* timeout in milliseconds, max timeout is 6.71sec */
48
49/* Command line configuration */
50#include <config_cmd_default.h>
51
52#define CONFIG_CMD_CACHE
53#undef CONFIG_CMD_DATE
54#define CONFIG_CMD_ELF
55#define CONFIG_CMD_FLASH
56#define CONFIG_CMD_I2C
57#define CONFIG_CMD_MEMORY
58#define CONFIG_CMD_MISC
59#define CONFIG_CMD_MII
60#define CONFIG_CMD_NET
61#define CONFIG_CMD_PCI
62#define CONFIG_CMD_PING
63#define CONFIG_CMD_REGINFO
64#define CONFIG_CMD_USB
65
66#define CONFIG_SLTTMR
67
68#define CONFIG_FSLDMAFEC
69#ifdef CONFIG_FSLDMAFEC
70# define CONFIG_NET_MULTI 1
71# define CONFIG_MII 1
TsiChung Liew0f3ba7e2008-03-30 01:22:13 -050072# define CONFIG_MII_INIT 1
TsiChungLiew57a12722008-01-15 14:15:46 -060073# define CONFIG_HAS_ETH1
74
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020075# define CONFIG_SYS_DMA_USE_INTSRAM 1
76# define CONFIG_SYS_DISCOVER_PHY
77# define CONFIG_SYS_RX_ETH_BUFFER 32
78# define CONFIG_SYS_TX_ETH_BUFFER 48
79# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiew57a12722008-01-15 14:15:46 -060080
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020081# define CONFIG_SYS_FEC0_PINMUX 0
82# define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
83# define CONFIG_SYS_FEC1_PINMUX 0
84# define CONFIG_SYS_FEC1_MIIBASE CONFIG_SYS_FEC0_IOBASE
TsiChungLiew57a12722008-01-15 14:15:46 -060085
Wolfgang Denk53677ef2008-05-20 16:00:29 +020086# define MCFFEC_TOUT_LOOP 50000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020087/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
88# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChungLiew57a12722008-01-15 14:15:46 -060089# define FECDUPLEX FULL
90# define FECSPEED _100BASET
91# else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020092# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
93# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiew57a12722008-01-15 14:15:46 -060094# endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020095# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChungLiew57a12722008-01-15 14:15:46 -060096
97# define CONFIG_ETHADDR 00:e0:0c:bc:e5:60
98# define CONFIG_ETH1ADDR 00:e0:0c:bc:e5:61
99# define CONFIG_IPADDR 192.162.1.2
100# define CONFIG_NETMASK 255.255.255.0
101# define CONFIG_SERVERIP 192.162.1.1
102# define CONFIG_GATEWAYIP 192.162.1.1
103# define CONFIG_OVERWRITE_ETHADDR_ONCE
104
105#endif
106
107#ifdef CONFIG_CMD_USB
108# define CONFIG_USB_OHCI_NEW
109# define CONFIG_USB_STORAGE
110
111# ifndef CONFIG_CMD_PCI
112# define CONFIG_CMD_PCI
113# endif
114# define CONFIG_PCI_OHCI
115# define CONFIG_DOS_PARTITION
116
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200117# undef CONFIG_SYS_USB_OHCI_BOARD_INIT
118# undef CONFIG_SYS_USB_OHCI_CPU_INIT
119# define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
120# define CONFIG_SYS_USB_OHCI_SLOT_NAME "isp1561"
121# define CONFIG_SYS_OHCI_SWAP_REG_ACCESS
TsiChungLiew57a12722008-01-15 14:15:46 -0600122#endif
123
124/* I2C */
125#define CONFIG_FSL_I2C
126#define CONFIG_HARD_I2C /* I2C with hw support */
127#undef CONFIG_SOFT_I2C /* I2C bit-banged */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200128#define CONFIG_SYS_I2C_SPEED 80000
129#define CONFIG_SYS_I2C_SLAVE 0x7F
130#define CONFIG_SYS_I2C_OFFSET 0x00008F00
131#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
TsiChungLiew57a12722008-01-15 14:15:46 -0600132
133/* PCI */
134#ifdef CONFIG_CMD_PCI
135#define CONFIG_PCI 1
136#define CONFIG_PCI_PNP 1
TsiChung Liewf33fca22008-03-30 01:19:06 -0500137#define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
TsiChungLiew57a12722008-01-15 14:15:46 -0600138
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200139#define CONFIG_SYS_PCI_CACHE_LINE_SIZE 8
TsiChungLiew57a12722008-01-15 14:15:46 -0600140
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200141#define CONFIG_SYS_PCI_MEM_BUS 0x80000000
142#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BUS
143#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000
TsiChungLiew57a12722008-01-15 14:15:46 -0600144
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200145#define CONFIG_SYS_PCI_IO_BUS 0x71000000
146#define CONFIG_SYS_PCI_IO_PHYS CONFIG_SYS_PCI_IO_BUS
147#define CONFIG_SYS_PCI_IO_SIZE 0x01000000
TsiChungLiew57a12722008-01-15 14:15:46 -0600148
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200149#define CONFIG_SYS_PCI_CFG_BUS 0x70000000
150#define CONFIG_SYS_PCI_CFG_PHYS CONFIG_SYS_PCI_CFG_BUS
151#define CONFIG_SYS_PCI_CFG_SIZE 0x01000000
TsiChungLiew57a12722008-01-15 14:15:46 -0600152#endif
153
154#define CONFIG_BOOTDELAY 1 /* autoboot after 5 seconds */
155#define CONFIG_UDP_CHECKSUM
156
157#ifdef CONFIG_MCFFEC
158# define CONFIG_ETHADDR 00:e0:0c:bc:e5:60
159# define CONFIG_IPADDR 192.162.1.2
160# define CONFIG_NETMASK 255.255.255.0
161# define CONFIG_SERVERIP 192.162.1.1
162# define CONFIG_GATEWAYIP 192.162.1.1
163# define CONFIG_OVERWRITE_ETHADDR_ONCE
164#endif /* FEC_ENET */
165
166#define CONFIG_HOSTNAME M547xEVB
167#define CONFIG_EXTRA_ENV_SETTINGS \
168 "netdev=eth0\0" \
169 "loadaddr=10000\0" \
170 "u-boot=u-boot.bin\0" \
171 "load=tftp ${loadaddr) ${u-boot}\0" \
172 "upd=run load; run prog\0" \
173 "prog=prot off bank 1;" \
174 "era ff800000 ff82ffff;" \
175 "cp.b ${loadaddr} ff800000 ${filesize};"\
176 "save\0" \
177 ""
178
179#define CONFIG_PRAM 512 /* 512 KB */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200180#define CONFIG_SYS_PROMPT "-> "
181#define CONFIG_SYS_LONGHELP /* undef to save memory */
TsiChungLiew57a12722008-01-15 14:15:46 -0600182
183#ifdef CONFIG_CMD_KGDB
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200184# define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
TsiChungLiew57a12722008-01-15 14:15:46 -0600185#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200186# define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
TsiChungLiew57a12722008-01-15 14:15:46 -0600187#endif
188
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200189#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
190#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
191#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
192#define CONFIG_SYS_LOAD_ADDR 0x00010000
TsiChungLiew57a12722008-01-15 14:15:46 -0600193
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200194#define CONFIG_SYS_HZ 1000
195#define CONFIG_SYS_CLK CONFIG_SYS_BUSCLK
196#define CONFIG_SYS_CPU_CLK CONFIG_SYS_CLK * 2
TsiChungLiew57a12722008-01-15 14:15:46 -0600197
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200198#define CONFIG_SYS_MBAR 0xF0000000
199#define CONFIG_SYS_INTSRAM (CONFIG_SYS_MBAR + 0x10000)
200#define CONFIG_SYS_INTSRAMSZ 0x8000
TsiChungLiew57a12722008-01-15 14:15:46 -0600201
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200202/*#define CONFIG_SYS_LATCH_ADDR (CONFIG_SYS_CS1_BASE + 0x80000)*/
TsiChungLiew57a12722008-01-15 14:15:46 -0600203
204/*
205 * Low Level Configuration Settings
206 * (address mappings, register initial values, etc.)
207 * You should know what you are doing if you make changes here.
208 */
209/*-----------------------------------------------------------------------
210 * Definitions for initial stack pointer and data area (in DPRAM)
211 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200212#define CONFIG_SYS_INIT_RAM_ADDR 0xF2000000
213#define CONFIG_SYS_INIT_RAM_END 0x1000 /* End of used area in internal SRAM */
214#define CONFIG_SYS_INIT_RAM_CTRL 0x21
215#define CONFIG_SYS_INIT_RAM1_ADDR (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_RAM_END)
216#define CONFIG_SYS_INIT_RAM1_END 0x1000 /* End of used area in internal SRAM */
217#define CONFIG_SYS_INIT_RAM1_CTRL 0x21
218#define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
219#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) - 0x10)
220#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
TsiChungLiew57a12722008-01-15 14:15:46 -0600221
222/*-----------------------------------------------------------------------
223 * Start addresses for the final memory configuration
224 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200225 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiew57a12722008-01-15 14:15:46 -0600226 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200227#define CONFIG_SYS_SDRAM_BASE 0x00000000
228#define CONFIG_SYS_SDRAM_CFG1 0x73711630
229#define CONFIG_SYS_SDRAM_CFG2 0x46770000
230#define CONFIG_SYS_SDRAM_CTRL 0xE10B0000
231#define CONFIG_SYS_SDRAM_EMOD 0x40010000
232#define CONFIG_SYS_SDRAM_MODE 0x018D0000
233#define CONFIG_SYS_SDRAM_DRVSTRENGTH 0x000002AA
234#ifdef CONFIG_SYS_DRAMSZ1
235# define CONFIG_SYS_SDRAM_SIZE (CONFIG_SYS_DRAMSZ + CONFIG_SYS_DRAMSZ1)
TsiChungLiew57a12722008-01-15 14:15:46 -0600236#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200237# define CONFIG_SYS_SDRAM_SIZE CONFIG_SYS_DRAMSZ
TsiChungLiew57a12722008-01-15 14:15:46 -0600238#endif
239
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200240#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
241#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
TsiChungLiew57a12722008-01-15 14:15:46 -0600242
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200243#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
244#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
TsiChungLiew57a12722008-01-15 14:15:46 -0600245
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200246#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
247#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
TsiChungLiew57a12722008-01-15 14:15:46 -0600248
249/*
250 * For booting Linux, the board info and command line data
251 * have to be in the first 8 MB of memory, since this is
252 * the maximum mapped by the Linux kernel during initialization ??
253 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200254#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChungLiew57a12722008-01-15 14:15:46 -0600255
256/*-----------------------------------------------------------------------
257 * FLASH organization
258 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200259#define CONFIG_SYS_FLASH_CFI
260#ifdef CONFIG_SYS_FLASH_CFI
261# define CONFIG_SYS_FLASH_BASE (CONFIG_SYS_CS0_BASE)
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200262# define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200263# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
264# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
265# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
266# define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
267#ifdef CONFIG_SYS_NOR1SZ
268# define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
269# define CONFIG_SYS_FLASH_SIZE ((CONFIG_SYS_NOR1SZ + CONFIG_SYS_BOOTSZ) << 20)
270# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE, CONFIG_SYS_CS1_BASE }
TsiChungLiew57a12722008-01-15 14:15:46 -0600271#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200272# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
273# define CONFIG_SYS_FLASH_SIZE (CONFIG_SYS_BOOTSZ << 20)
TsiChungLiew57a12722008-01-15 14:15:46 -0600274#endif
275#endif
276
277/* Configuration for environment
278 * Environment is embedded in u-boot in the second sector of the flash
279 */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200280#define CONFIG_ENV_OFFSET 0x2000
281#define CONFIG_ENV_SECT_SIZE 0x2000
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200282#define CONFIG_ENV_IS_IN_FLASH 1
TsiChungLiew57a12722008-01-15 14:15:46 -0600283
284/*-----------------------------------------------------------------------
285 * Cache Configuration
286 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200287#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChungLiew57a12722008-01-15 14:15:46 -0600288
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600289#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
290 CONFIG_SYS_INIT_RAM_END - 8)
291#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
292 CONFIG_SYS_INIT_RAM_END - 4)
293#define CONFIG_SYS_ICACHE_INV (CF_CACR_BCINVA + CF_CACR_ICINVA + \
294 CF_CACR_IDCM)
295#define CONFIG_SYS_DCACHE_INV (CF_CACR_DCINVA)
296#define CONFIG_SYS_CACHE_ACR2 (CONFIG_SYS_SDRAM_BASE | \
297 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
298 CF_ACR_EN | CF_ACR_SM_ALL)
299#define CONFIG_SYS_CACHE_ICACR (CF_CACR_BEC | CF_CACR_BCINVA | \
300 CF_CACR_IEC | CF_CACR_ICINVA)
301#define CONFIG_SYS_CACHE_DCACR ((CONFIG_SYS_CACHE_ICACR | \
302 CF_CACR_DEC | CF_CACR_DDCM_P | \
303 CF_CACR_DCINVA) & ~CF_CACR_ICINVA)
304
TsiChungLiew57a12722008-01-15 14:15:46 -0600305/*-----------------------------------------------------------------------
306 * Chipselect bank definitions
307 */
308/*
309 * CS0 - NOR Flash 1, 2, 4, or 8MB
310 * CS1 - NOR Flash
311 * CS2 - Available
312 * CS3 - Available
313 * CS4 - Available
314 * CS5 - Available
315 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200316#define CONFIG_SYS_CS0_BASE 0xFF800000
317#define CONFIG_SYS_CS0_MASK (((CONFIG_SYS_BOOTSZ << 20) - 1) & 0xFFFF0001)
318#define CONFIG_SYS_CS0_CTRL 0x00101980
TsiChungLiew57a12722008-01-15 14:15:46 -0600319
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200320#ifdef CONFIG_SYS_NOR1SZ
321#define CONFIG_SYS_CS1_BASE 0xE0000000
322#define CONFIG_SYS_CS1_MASK (((CONFIG_SYS_NOR1SZ << 20) - 1) & 0xFFFF0001)
323#define CONFIG_SYS_CS1_CTRL 0x00101D80
TsiChungLiew57a12722008-01-15 14:15:46 -0600324#endif
325
326#endif /* _M5475EVB_H */