blob: 04d4b71e71059b607883872593327663938e47f4 [file] [log] [blame]
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +05301/*
2 * (C) Copyright 2013 Inc.
Jagan Tekib1c82da2015-06-27 00:51:31 +05303 * (C) Copyright 2015 Jagan Teki <jteki@openedev.com>
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +05304 *
5 * Xilinx Zynq PS SPI controller driver (master mode only)
6 *
7 * SPDX-License-Identifier: GPL-2.0+
8 */
9
10#include <config.h>
11#include <common.h>
Jagan Tekib1c82da2015-06-27 00:51:31 +053012#include <dm.h>
13#include <errno.h>
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +053014#include <malloc.h>
15#include <spi.h>
Jagan Tekicdc9dd02015-06-27 00:51:34 +053016#include <fdtdec.h>
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +053017#include <asm/io.h>
18#include <asm/arch/hardware.h>
19
Jagan Tekicdc9dd02015-06-27 00:51:34 +053020DECLARE_GLOBAL_DATA_PTR;
21
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +053022/* zynq spi register bit masks ZYNQ_SPI_<REG>_<BIT>_MASK */
23#define ZYNQ_SPI_CR_MSA_MASK (1 << 15) /* Manual start enb */
24#define ZYNQ_SPI_CR_MCS_MASK (1 << 14) /* Manual chip select */
25#define ZYNQ_SPI_CR_CS_MASK (0xF << 10) /* Chip select */
Jagan Tekidda62412015-08-17 18:27:47 +053026#define ZYNQ_SPI_CR_BAUD_MASK (0x7 << 3) /* Baud rate div */
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +053027#define ZYNQ_SPI_CR_CPHA_MASK (1 << 2) /* Clock phase */
28#define ZYNQ_SPI_CR_CPOL_MASK (1 << 1) /* Clock polarity */
29#define ZYNQ_SPI_CR_MSTREN_MASK (1 << 0) /* Mode select */
30#define ZYNQ_SPI_IXR_RXNEMPTY_MASK (1 << 4) /* RX_FIFO_not_empty */
31#define ZYNQ_SPI_IXR_TXOW_MASK (1 << 2) /* TX_FIFO_not_full */
32#define ZYNQ_SPI_IXR_ALL_MASK 0x7F /* All IXR bits */
33#define ZYNQ_SPI_ENR_SPI_EN_MASK (1 << 0) /* SPI Enable */
34
Jagan Teki46ab8a62015-08-17 18:25:03 +053035#define ZYNQ_SPI_CR_BAUD_MAX 8 /* Baud rate divisor max val */
36#define ZYNQ_SPI_CR_BAUD_SHIFT 3 /* Baud rate divisor shift */
37#define ZYNQ_SPI_CR_SS_SHIFT 10 /* Slave select shift */
38
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +053039#define ZYNQ_SPI_FIFO_DEPTH 128
40#ifndef CONFIG_SYS_ZYNQ_SPI_WAIT
41#define CONFIG_SYS_ZYNQ_SPI_WAIT (CONFIG_SYS_HZ/100) /* 10 ms */
42#endif
43
44/* zynq spi register set */
45struct zynq_spi_regs {
46 u32 cr; /* 0x00 */
47 u32 isr; /* 0x04 */
48 u32 ier; /* 0x08 */
49 u32 idr; /* 0x0C */
50 u32 imr; /* 0x10 */
51 u32 enr; /* 0x14 */
52 u32 dr; /* 0x18 */
53 u32 txdr; /* 0x1C */
54 u32 rxdr; /* 0x20 */
55};
56
Jagan Tekib1c82da2015-06-27 00:51:31 +053057
58/* zynq spi platform data */
59struct zynq_spi_platdata {
60 struct zynq_spi_regs *regs;
61 u32 frequency; /* input frequency */
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +053062 u32 speed_hz;
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +053063};
64
Jagan Tekib1c82da2015-06-27 00:51:31 +053065/* zynq spi priv */
66struct zynq_spi_priv {
67 struct zynq_spi_regs *regs;
68 u8 mode;
69 u8 fifo_depth;
70 u32 freq; /* required frequency */
71};
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +053072
Jagan Tekib1c82da2015-06-27 00:51:31 +053073static int zynq_spi_ofdata_to_platdata(struct udevice *bus)
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +053074{
Jagan Tekib1c82da2015-06-27 00:51:31 +053075 struct zynq_spi_platdata *plat = bus->platdata;
Jagan Tekicdc9dd02015-06-27 00:51:34 +053076 const void *blob = gd->fdt_blob;
77 int node = bus->of_offset;
Jagan Tekib1c82da2015-06-27 00:51:31 +053078
Simon Glass4e9838c2015-08-11 08:33:29 -060079 plat->regs = (struct zynq_spi_regs *)dev_get_addr(bus);
Jagan Tekicdc9dd02015-06-27 00:51:34 +053080
81 /* FIXME: Use 250MHz as a suitable default */
82 plat->frequency = fdtdec_get_int(blob, node, "spi-max-frequency",
83 250000000);
Jagan Tekib1c82da2015-06-27 00:51:31 +053084 plat->speed_hz = plat->frequency / 2;
85
Michal Simek80fd9792015-07-21 07:54:11 +020086 debug("%s: regs=%p max-frequency=%d\n", __func__,
Jagan Tekicdc9dd02015-06-27 00:51:34 +053087 plat->regs, plat->frequency);
88
Jagan Tekib1c82da2015-06-27 00:51:31 +053089 return 0;
90}
91
92static void zynq_spi_init_hw(struct zynq_spi_priv *priv)
93{
94 struct zynq_spi_regs *regs = priv->regs;
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +053095 u32 confr;
96
97 /* Disable SPI */
Jagan Tekib1c82da2015-06-27 00:51:31 +053098 writel(~ZYNQ_SPI_ENR_SPI_EN_MASK, &regs->enr);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +053099
100 /* Disable Interrupts */
Jagan Tekib1c82da2015-06-27 00:51:31 +0530101 writel(ZYNQ_SPI_IXR_ALL_MASK, &regs->idr);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530102
103 /* Clear RX FIFO */
Jagan Tekib1c82da2015-06-27 00:51:31 +0530104 while (readl(&regs->isr) &
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530105 ZYNQ_SPI_IXR_RXNEMPTY_MASK)
Jagan Tekib1c82da2015-06-27 00:51:31 +0530106 readl(&regs->rxdr);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530107
108 /* Clear Interrupts */
Jagan Tekib1c82da2015-06-27 00:51:31 +0530109 writel(ZYNQ_SPI_IXR_ALL_MASK, &regs->isr);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530110
111 /* Manual slave select and Auto start */
112 confr = ZYNQ_SPI_CR_MCS_MASK | ZYNQ_SPI_CR_CS_MASK |
113 ZYNQ_SPI_CR_MSTREN_MASK;
114 confr &= ~ZYNQ_SPI_CR_MSA_MASK;
Jagan Tekib1c82da2015-06-27 00:51:31 +0530115 writel(confr, &regs->cr);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530116
117 /* Enable SPI */
Jagan Tekib1c82da2015-06-27 00:51:31 +0530118 writel(ZYNQ_SPI_ENR_SPI_EN_MASK, &regs->enr);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530119}
120
Jagan Tekib1c82da2015-06-27 00:51:31 +0530121static int zynq_spi_probe(struct udevice *bus)
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530122{
Jagan Tekib1c82da2015-06-27 00:51:31 +0530123 struct zynq_spi_platdata *plat = dev_get_platdata(bus);
124 struct zynq_spi_priv *priv = dev_get_priv(bus);
125
126 priv->regs = plat->regs;
127 priv->fifo_depth = ZYNQ_SPI_FIFO_DEPTH;
128
129 /* init the zynq spi hw */
130 zynq_spi_init_hw(priv);
131
132 return 0;
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530133}
134
Jagan Tekib1c82da2015-06-27 00:51:31 +0530135static void spi_cs_activate(struct udevice *dev, uint cs)
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530136{
Jagan Tekib1c82da2015-06-27 00:51:31 +0530137 struct udevice *bus = dev->parent;
138 struct zynq_spi_priv *priv = dev_get_priv(bus);
139 struct zynq_spi_regs *regs = priv->regs;
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530140 u32 cr;
141
Jagan Tekib1c82da2015-06-27 00:51:31 +0530142 clrbits_le32(&regs->cr, ZYNQ_SPI_CR_CS_MASK);
143 cr = readl(&regs->cr);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530144 /*
145 * CS cal logic: CS[13:10]
146 * xxx0 - cs0
147 * xx01 - cs1
148 * x011 - cs2
149 */
Jagan Teki46ab8a62015-08-17 18:25:03 +0530150 cr |= (~(0x1 << cs) << ZYNQ_SPI_CR_SS_SHIFT) & ZYNQ_SPI_CR_CS_MASK;
Jagan Tekib1c82da2015-06-27 00:51:31 +0530151 writel(cr, &regs->cr);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530152}
153
Jagan Tekib1c82da2015-06-27 00:51:31 +0530154static void spi_cs_deactivate(struct udevice *dev)
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530155{
Jagan Tekib1c82da2015-06-27 00:51:31 +0530156 struct udevice *bus = dev->parent;
157 struct zynq_spi_priv *priv = dev_get_priv(bus);
158 struct zynq_spi_regs *regs = priv->regs;
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530159
Jagan Tekib1c82da2015-06-27 00:51:31 +0530160 setbits_le32(&regs->cr, ZYNQ_SPI_CR_CS_MASK);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530161}
162
Jagan Tekib1c82da2015-06-27 00:51:31 +0530163static int zynq_spi_claim_bus(struct udevice *dev)
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530164{
Jagan Tekib1c82da2015-06-27 00:51:31 +0530165 struct udevice *bus = dev->parent;
166 struct zynq_spi_priv *priv = dev_get_priv(bus);
167 struct zynq_spi_regs *regs = priv->regs;
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530168
Jagan Tekib1c82da2015-06-27 00:51:31 +0530169 writel(ZYNQ_SPI_ENR_SPI_EN_MASK, &regs->enr);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530170
171 return 0;
172}
173
Jagan Tekib1c82da2015-06-27 00:51:31 +0530174static int zynq_spi_release_bus(struct udevice *dev)
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530175{
Jagan Tekib1c82da2015-06-27 00:51:31 +0530176 struct udevice *bus = dev->parent;
177 struct zynq_spi_priv *priv = dev_get_priv(bus);
178 struct zynq_spi_regs *regs = priv->regs;
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530179
Jagan Tekib1c82da2015-06-27 00:51:31 +0530180 writel(~ZYNQ_SPI_ENR_SPI_EN_MASK, &regs->enr);
181
182 return 0;
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530183}
184
Jagan Tekib1c82da2015-06-27 00:51:31 +0530185static int zynq_spi_xfer(struct udevice *dev, unsigned int bitlen,
186 const void *dout, void *din, unsigned long flags)
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530187{
Jagan Tekib1c82da2015-06-27 00:51:31 +0530188 struct udevice *bus = dev->parent;
189 struct zynq_spi_priv *priv = dev_get_priv(bus);
190 struct zynq_spi_regs *regs = priv->regs;
191 struct dm_spi_slave_platdata *slave_plat = dev_get_parent_platdata(dev);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530192 u32 len = bitlen / 8;
193 u32 tx_len = len, rx_len = len, tx_tvl;
194 const u8 *tx_buf = dout;
195 u8 *rx_buf = din, buf;
196 u32 ts, status;
197
198 debug("spi_xfer: bus:%i cs:%i bitlen:%i len:%i flags:%lx\n",
Jagan Tekib1c82da2015-06-27 00:51:31 +0530199 bus->seq, slave_plat->cs, bitlen, len, flags);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530200
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530201 if (bitlen % 8) {
202 debug("spi_xfer: Non byte aligned SPI transfer\n");
203 return -1;
204 }
205
206 if (flags & SPI_XFER_BEGIN)
Jagan Tekib1c82da2015-06-27 00:51:31 +0530207 spi_cs_activate(dev, slave_plat->cs);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530208
209 while (rx_len > 0) {
210 /* Write the data into TX FIFO - tx threshold is fifo_depth */
211 tx_tvl = 0;
Jagan Tekib1c82da2015-06-27 00:51:31 +0530212 while ((tx_tvl < priv->fifo_depth) && tx_len) {
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530213 if (tx_buf)
214 buf = *tx_buf++;
215 else
216 buf = 0;
Jagan Tekib1c82da2015-06-27 00:51:31 +0530217 writel(buf, &regs->txdr);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530218 tx_len--;
219 tx_tvl++;
220 }
221
222 /* Check TX FIFO completion */
223 ts = get_timer(0);
Jagan Tekib1c82da2015-06-27 00:51:31 +0530224 status = readl(&regs->isr);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530225 while (!(status & ZYNQ_SPI_IXR_TXOW_MASK)) {
226 if (get_timer(ts) > CONFIG_SYS_ZYNQ_SPI_WAIT) {
227 printf("spi_xfer: Timeout! TX FIFO not full\n");
228 return -1;
229 }
Jagan Tekib1c82da2015-06-27 00:51:31 +0530230 status = readl(&regs->isr);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530231 }
232
233 /* Read the data from RX FIFO */
Jagan Tekib1c82da2015-06-27 00:51:31 +0530234 status = readl(&regs->isr);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530235 while (status & ZYNQ_SPI_IXR_RXNEMPTY_MASK) {
Jagan Tekib1c82da2015-06-27 00:51:31 +0530236 buf = readl(&regs->rxdr);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530237 if (rx_buf)
238 *rx_buf++ = buf;
Jagan Tekib1c82da2015-06-27 00:51:31 +0530239 status = readl(&regs->isr);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530240 rx_len--;
241 }
242 }
243
244 if (flags & SPI_XFER_END)
Jagan Tekib1c82da2015-06-27 00:51:31 +0530245 spi_cs_deactivate(dev);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530246
247 return 0;
248}
Jagan Tekib1c82da2015-06-27 00:51:31 +0530249
250static int zynq_spi_set_speed(struct udevice *bus, uint speed)
251{
252 struct zynq_spi_platdata *plat = bus->platdata;
253 struct zynq_spi_priv *priv = dev_get_priv(bus);
254 struct zynq_spi_regs *regs = priv->regs;
255 uint32_t confr;
256 u8 baud_rate_val = 0;
257
258 if (speed > plat->frequency)
259 speed = plat->frequency;
260
261 /* Set the clock frequency */
262 confr = readl(&regs->cr);
263 if (speed == 0) {
264 /* Set baudrate x8, if the freq is 0 */
265 baud_rate_val = 0x2;
266 } else if (plat->speed_hz != speed) {
Jagan Teki46ab8a62015-08-17 18:25:03 +0530267 while ((baud_rate_val < ZYNQ_SPI_CR_BAUD_MAX) &&
Jagan Tekib1c82da2015-06-27 00:51:31 +0530268 ((plat->frequency /
269 (2 << baud_rate_val)) > speed))
270 baud_rate_val++;
271 plat->speed_hz = speed / (2 << baud_rate_val);
272 }
Jagan Tekidda62412015-08-17 18:27:47 +0530273 confr &= ~ZYNQ_SPI_CR_BAUD_MASK;
Jagan Teki46ab8a62015-08-17 18:25:03 +0530274 confr |= (baud_rate_val << ZYNQ_SPI_CR_BAUD_SHIFT);
Jagan Tekib1c82da2015-06-27 00:51:31 +0530275
276 writel(confr, &regs->cr);
277 priv->freq = speed;
278
Jagan Tekia22bba82015-09-08 01:38:50 +0530279 debug("zynq_spi_set_speed: regs=%p, speed=%d\n",
280 priv->regs, priv->freq);
Jagan Tekib1c82da2015-06-27 00:51:31 +0530281
282 return 0;
283}
284
285static int zynq_spi_set_mode(struct udevice *bus, uint mode)
286{
287 struct zynq_spi_priv *priv = dev_get_priv(bus);
288 struct zynq_spi_regs *regs = priv->regs;
289 uint32_t confr;
290
291 /* Set the SPI Clock phase and polarities */
292 confr = readl(&regs->cr);
293 confr &= ~(ZYNQ_SPI_CR_CPHA_MASK | ZYNQ_SPI_CR_CPOL_MASK);
294
Jagan Tekia22bba82015-09-08 01:38:50 +0530295 if (mode & SPI_CPHA)
Jagan Tekib1c82da2015-06-27 00:51:31 +0530296 confr |= ZYNQ_SPI_CR_CPHA_MASK;
Jagan Tekia22bba82015-09-08 01:38:50 +0530297 if (mode & SPI_CPOL)
Jagan Tekib1c82da2015-06-27 00:51:31 +0530298 confr |= ZYNQ_SPI_CR_CPOL_MASK;
299
300 writel(confr, &regs->cr);
301 priv->mode = mode;
302
303 debug("zynq_spi_set_mode: regs=%p, mode=%d\n", priv->regs, priv->mode);
304
305 return 0;
306}
307
308static const struct dm_spi_ops zynq_spi_ops = {
309 .claim_bus = zynq_spi_claim_bus,
310 .release_bus = zynq_spi_release_bus,
311 .xfer = zynq_spi_xfer,
312 .set_speed = zynq_spi_set_speed,
313 .set_mode = zynq_spi_set_mode,
314};
315
316static const struct udevice_id zynq_spi_ids[] = {
Michal Simek40b383f2015-07-22 10:47:33 +0200317 { .compatible = "xlnx,zynq-spi-r1p6" },
Jagan Tekib1c82da2015-06-27 00:51:31 +0530318 { }
319};
320
321U_BOOT_DRIVER(zynq_spi) = {
322 .name = "zynq_spi",
323 .id = UCLASS_SPI,
324 .of_match = zynq_spi_ids,
325 .ops = &zynq_spi_ops,
326 .ofdata_to_platdata = zynq_spi_ofdata_to_platdata,
327 .platdata_auto_alloc_size = sizeof(struct zynq_spi_platdata),
328 .priv_auto_alloc_size = sizeof(struct zynq_spi_priv),
329 .probe = zynq_spi_probe,
330};