blob: b062316a09bd5c4641d3fb55a817b7b6a7dcbb34 [file] [log] [blame]
wdenkc6097192002-11-03 00:24:07 +00001/*
2 * (C) Copyright 2001
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 *
26 * Configuration settings for the CU824 board.
27 *
28 */
29
30/* ------------------------------------------------------------------------- */
31
32/*
33 * board/config.h - configuration options, board specific
34 */
35
36#ifndef __CONFIG_H
37#define __CONFIG_H
38
39/*
40 * High Level Configuration Options
41 * (easy to change)
42 */
43
44#define CONFIG_MPC824X 1
45#define CONFIG_MPC8245 1
46#define CONFIG_BMW 1
47
wdenkc837dcb2004-01-20 23:12:12 +000048#define CONFIG_MISC_INIT_F 1 /* Use misc_init_f() */
49
50#define CONFIG_BCM570x 1 /* Use Broadcom BCM570x Ethernet Driver */
wdenkc6097192002-11-03 00:24:07 +000051#define CONFIG_TIGON3 1
52
53#define CONFIG_CONS_INDEX 1
54#define CONFIG_BAUDRATE 9600
55#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
56
57#define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
58
59#define CONFIG_BOOTCOMMAND "bootm FF820000" /* autoboot command */
60#define CONFIG_BOOTDELAY 5
61
62#define CFG_MAX_DOC_DEVICE 1 /* Only use Onboard TSOP-16MB device */
63#define DOC_PASSIVE_PROBE 1
64#define CFG_DOC_SUPPORT_2000 1
65#define CFG_DOC_SUPPORT_MILLENNIUM 1
66#define CFG_DOC_SHORT_TIMEOUT 1
Jon Loeligerde8b2a62007-07-05 19:32:07 -050067
68
69/*
70 * Command line configuration.
71 */
72#include <config_cmd_default.h>
73
74#define CONFIG_CMD_DATE
75#define CONFIG_CMD_DOC
76#define CONFIG_CMD_ELF
77
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +010078
79/* CFG_CMD_DOC required legacy NAND support */
80#define CFG_NAND_LEGACY
81
wdenkc6097192002-11-03 00:24:07 +000082#if 0
wdenkc6097192002-11-03 00:24:07 +000083#define CONFIG_PCI 1
84#define CONFIG_PCI_PNP 1 /* PCI plug-and-play */
85#endif
86
wdenkc6097192002-11-03 00:24:07 +000087/*
88 * Miscellaneous configurable options
89 */
90#define CFG_LONGHELP /* undef to save memory */
91#define CFG_PROMPT "=>" /* Monitor Command Prompt */
92#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
93
94/* Print Buffer Size
95 */
96#define CFG_PBSIZE (CFG_CBSIZE + sizeof(CFG_PROMPT) + 16)
97
98#define CFG_MAXARGS 8 /* Max number of command args */
99#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
100#define CFG_LOAD_ADDR 0x00100000 /* Default load address */
101
102/*-----------------------------------------------------------------------
103 * Start addresses for the final memory configuration
104 * (Set up by the startup code)
105 * Please note that CFG_SDRAM_BASE _must_ start at 0
106 */
107#define CFG_SDRAM_BASE 0x00000000
108
109#define CFG_FLASH_BASE0_PRELIM 0xFFF00000 /* FLASH bank on RCS#0 */
110#define CFG_FLASH_BASE1_PRELIM 0xFF800000 /* FLASH bank on RCS#1 */
111#define CFG_FLASH_BASE CFG_MONITOR_BASE
112#define CFG_FLASH_BANKS { CFG_FLASH_BASE0_PRELIM , CFG_FLASH_BASE1_PRELIM }
113
114/* even though FLASHP_BASE is FF800000, with 4MB is RCS0, the
115 * reset vector is actually located at FFB00100, but the 8245
116 * takes care of us.
117 */
118#define CFG_RESET_ADDRESS 0xFFF00100
119
120#define CFG_EUMB_ADDR 0xFC000000
121
122#define CFG_MONITOR_BASE TEXT_BASE
123
124#define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
125#define CFG_MALLOC_LEN (2048 << 10) /* Reserve 2MB for malloc() */
126
127#define CFG_MEMTEST_START 0x00004000 /* memtest works on */
128#define CFG_MEMTEST_END 0x04000000 /* 0 ... 32 MB in DRAM */
129
130 /* Maximum amount of RAM.
131 */
132#define CFG_MAX_RAM_SIZE 0x04000000 /* 0 .. 64 MB of (S)DRAM */
133
134
135#if CFG_MONITOR_BASE >= CFG_FLASH_BASE
136#undef CFG_RAMBOOT
137#else
138#define CFG_RAMBOOT
139#endif
140
141
142/*-----------------------------------------------------------------------
143 * Definitions for initial stack pointer and data area
144 */
145#define CFG_INIT_RAM_ADDR CFG_SDRAM_BASE + CFG_MONITOR_LEN
146#define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
147#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
148#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
149#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
150
151/*
152 * Low Level Configuration Settings
153 * (address mappings, register initial values, etc.)
154 * You should know what you are doing if you make changes here.
155 * For the detail description refer to the MPC8240 user's manual.
156 */
157
158#define CONFIG_SYS_CLK_FREQ 33000000 /* external frequency to pll */
159#define CFG_HZ 1000
160
161#define CFG_ETH_DEV_FN 0x7800
162#define CFG_ETH_IOBASE 0x00104000
163
164 /* Bit-field values for MCCR1.
165 */
166#define CFG_ROMNAL 0xf
167#define CFG_ROMFAL 0x1f
168#define CFG_DBUS_SIZE 0x3
169
170 /* Bit-field values for MCCR2.
171 */
172#define CFG_TSWAIT 0x5 /* Transaction Start Wait States timer */
173#define CFG_REFINT 0x400 /* Refresh interval FIXME: was 0t430 */
174
175 /* Burst To Precharge. Bits of this value go to MCCR3 and MCCR4.
176 */
177#define CFG_BSTOPRE 0 /* FIXME: was 192 */
178
179 /* Bit-field values for MCCR3.
180 */
181#define CFG_REFREC 2 /* Refresh to activate interval */
182
183 /* Bit-field values for MCCR4.
184 */
185#define CFG_PRETOACT 2 /* Precharge to activate interval FIXME: was 2 */
186#define CFG_ACTTOPRE 5 /* Activate to Precharge interval FIXME: was 5 */
187#define CFG_SDMODE_CAS_LAT 3 /* SDMODE CAS latancy */
188#define CFG_SDMODE_WRAP 0 /* SDMODE wrap type */
189#define CFG_SDMODE_BURSTLEN 3 /* SDMODE Burst length */
190#define CFG_ACTORW 0xa /* FIXME was 2 */
191#define CFG_REGISTERD_TYPE_BUFFER 1
192
193#define CFG_PGMAX 0x0 /* how long the 8240 reatins the currently accessed page in memory FIXME: was 0x32*/
194
195#define CFG_SDRAM_DSCD 0x20 /* SDRAM data in sample clock delay - note bottom 3 bits MUST be 0 */
196
197/* Memory bank settings.
198 * Only bits 20-29 are actually used from these vales to set the
199 * start/end addresses. The upper two bits will always be 0, and the lower
200 * 20 bits will be 0x00000 for a start address, or 0xfffff for an end
201 * address. Refer to the MPC8240 book.
202 */
203
204#define CFG_BANK0_START 0x00000000
205#define CFG_BANK0_END (CFG_MAX_RAM_SIZE - 1)
206#define CFG_BANK0_ENABLE 1
207#define CFG_BANK1_START 0x3ff00000
208#define CFG_BANK1_END 0x3fffffff
209#define CFG_BANK1_ENABLE 0
210#define CFG_BANK2_START 0x3ff00000
211#define CFG_BANK2_END 0x3fffffff
212#define CFG_BANK2_ENABLE 0
213#define CFG_BANK3_START 0x3ff00000
214#define CFG_BANK3_END 0x3fffffff
215#define CFG_BANK3_ENABLE 0
216#define CFG_BANK4_START 0x3ff00000
217#define CFG_BANK4_END 0x3fffffff
218#define CFG_BANK4_ENABLE 0
219#define CFG_BANK5_START 0x3ff00000
220#define CFG_BANK5_END 0x3fffffff
221#define CFG_BANK5_ENABLE 0
222#define CFG_BANK6_START 0x3ff00000
223#define CFG_BANK6_END 0x3fffffff
224#define CFG_BANK6_ENABLE 0
225#define CFG_BANK7_START 0x3ff00000
226#define CFG_BANK7_END 0x3fffffff
227#define CFG_BANK7_ENABLE 0
228
229#define CFG_ODCR 0xff
230
231#define CONFIG_PCI 1 /* Include PCI support */
232#undef CONFIG_PCI_PNP
233
234/* PCI Memory space(s) */
235#define PCI_MEM_SPACE1_START 0x80000000
236#define PCI_MEM_SPACE2_START 0xfd000000
237
238/* ROM Spaces */
239#include "../board/bmw/bmw.h"
240
241/* BAT configuration */
242#define CFG_IBAT0L (CFG_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
243#define CFG_IBAT0U (CFG_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
244
245#define CFG_IBAT1L (0x70000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
246#define CFG_IBAT1U (0x70000000 | BATU_BL_256M | BATU_VS | BATU_VP)
247
248#define CFG_IBAT2L (0x80000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
249#define CFG_IBAT2U (0x80000000 | BATU_BL_256M | BATU_VS | BATU_VP)
250
251#define CFG_IBAT3L (0xF0000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
252#define CFG_IBAT3U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
253
254#define CFG_DBAT0L CFG_IBAT0L
255#define CFG_DBAT0U CFG_IBAT0U
256#define CFG_DBAT1L CFG_IBAT1L
257#define CFG_DBAT1U CFG_IBAT1U
258#define CFG_DBAT2L CFG_IBAT2L
259#define CFG_DBAT2U CFG_IBAT2U
260#define CFG_DBAT3L CFG_IBAT3L
261#define CFG_DBAT3U CFG_IBAT3U
262
263/*
264 * For booting Linux, the board info and command line data
265 * have to be in the first 8 MB of memory, since this is
266 * the maximum mapped by the Linux kernel during initialization.
267 */
268#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
269
270/*
271 * FLASH organization
272 */
273#define CFG_MAX_FLASH_BANKS 0 /* Max number of flash banks */
274#define CFG_MAX_FLASH_SECT 64 /* Max number of sectors per flash */
275
276#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
277#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
278
279/*
280 * Warining: environment is not EMBEDDED in the U-Boot code.
281 * It's stored in flash separately.
282 */
283#define CFG_ENV_IS_IN_NVRAM 1
284#define CONFIG_ENV_OVERWRITE 1
285#define CFG_NVRAM_ACCESS_ROUTINE 1
286#define CFG_ENV_ADDR 0x7c004000 /* right at the start of NVRAM */
287#define CFG_ENV_SIZE 0x1ff0 /* Size of the Environment - 8K */
288#define CFG_ENV_OFFSET 0 /* starting right at the beginning */
289
290/*
291 * Cache Configuration
292 */
293#define CFG_CACHELINE_SIZE 32
Jon Loeligerde8b2a62007-07-05 19:32:07 -0500294#if defined(CONFIG_CMD_KGDB)
wdenkc6097192002-11-03 00:24:07 +0000295# define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
296#endif
297
298/*
299 * Internal Definitions
300 *
301 * Boot Flags
302 */
303#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
304#define BOOTFLAG_WARM 0x02 /* Software reboot */
305
306
307#endif /* __CONFIG_H */