Prafulla Wadaskar | 5c3d581 | 2009-06-20 11:01:52 +0200 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2009 |
| 3 | * Marvell Semiconductor <www.marvell.com> |
| 4 | * Written-by: Prafulla Wadaskar <prafulla@marvell.com> |
| 5 | * |
| 6 | * See file CREDITS for list of people who contributed to this |
| 7 | * project. |
| 8 | * |
| 9 | * This program is free software; you can redistribute it and/or |
| 10 | * modify it under the terms of the GNU General Public License as |
| 11 | * published by the Free Software Foundation; either version 2 of |
| 12 | * the License, or (at your option) any later version. |
| 13 | * |
| 14 | * This program is distributed in the hope that it will be useful, |
| 15 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 16 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 17 | * GNU General Public License for more details. |
| 18 | * |
| 19 | * You should have received a copy of the GNU General Public License |
| 20 | * along with this program; if not, write to the Free Software |
| 21 | * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, |
| 22 | * MA 02110-1301 USA |
| 23 | */ |
| 24 | |
| 25 | #ifndef _ASM_CACHE_H |
| 26 | #define _ASM_CACHE_H |
| 27 | |
| 28 | #include <asm/system.h> |
| 29 | |
| 30 | /* |
| 31 | * Invalidate L2 Cache using co-proc instruction |
| 32 | */ |
| 33 | static inline void invalidate_l2_cache(void) |
| 34 | { |
| 35 | unsigned int val=0; |
| 36 | |
| 37 | asm volatile("mcr p15, 1, %0, c15, c11, 0 @ invl l2 cache" |
| 38 | : : "r" (val) : "cc"); |
| 39 | isb(); |
| 40 | } |
Kim, Heung Jun | 06e758e | 2009-06-20 11:02:17 +0200 | [diff] [blame] | 41 | |
| 42 | void l2_cache_enable(void); |
| 43 | void l2_cache_disable(void); |
Vincent Stehlé | dfa4138 | 2013-03-04 20:04:43 +0000 | [diff] [blame^] | 44 | void set_section_dcache(int section, enum dcache_option option); |
Kim, Heung Jun | 06e758e | 2009-06-20 11:02:17 +0200 | [diff] [blame] | 45 | |
Anton Staaf | 44d6cbb | 2011-10-17 16:46:03 -0700 | [diff] [blame] | 46 | /* |
| 47 | * The current upper bound for ARM L1 data cache line sizes is 64 bytes. We |
| 48 | * use that value for aligning DMA buffers unless the board config has specified |
| 49 | * an alternate cache line size. |
| 50 | */ |
| 51 | #ifdef CONFIG_SYS_CACHELINE_SIZE |
| 52 | #define ARCH_DMA_MINALIGN CONFIG_SYS_CACHELINE_SIZE |
| 53 | #else |
| 54 | #define ARCH_DMA_MINALIGN 64 |
| 55 | #endif |
| 56 | |
Prafulla Wadaskar | 5c3d581 | 2009-06-20 11:01:52 +0200 | [diff] [blame] | 57 | #endif /* _ASM_CACHE_H */ |