blob: 9745c14e5a462e74bcb7e4ef0a79d4bb36ccf618 [file] [log] [blame]
Stefan Roesea4c8d132006-06-02 16:18:04 +02001/*
2 * (C) Copyright 2006
3 * Stefan Roese, DENX Software Engineering, sr@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#include <ppc_asm.tmpl>
Stefan Roesecf6eb6d2010-04-14 13:57:18 +020025#include <asm/mmu.h>
Stefan Roesea4c8d132006-06-02 16:18:04 +020026#include <config.h>
27
Stefan Roesea4c8d132006-06-02 16:18:04 +020028/**************************************************************************
29 * TLB TABLE
30 *
31 * This table is used by the cpu boot code to setup the initial tlb
32 * entries. Rather than make broad assumptions in the cpu source tree,
33 * this table lets each board set things up however they like.
34 *
35 * Pointer to the table is returned in r1
36 *
37 *************************************************************************/
38
39 .section .bootpg,"ax"
40 .globl tlbtab
41
42tlbtab:
Heiko Schocher566a4942007-06-22 19:11:54 +020043 tlbtab_start
Stefan Roesea4c8d132006-06-02 16:18:04 +020044
Heiko Schocher566a4942007-06-22 19:11:54 +020045 /*
46 * BOOT_CS (FLASH) must be first. Before relocation SA_I can be off to use the
47 * speed up boot process. It is patched after relocation to enable SA_I
48 */
Stefan Roesecf6eb6d2010-04-14 13:57:18 +020049 tlbentry( CONFIG_SYS_BOOT_BASE_ADDR, SZ_256M, CONFIG_SYS_BOOT_BASE_ADDR, 0, AC_RWX | SA_G/*|SA_I*/)
Stefan Roesea4c8d132006-06-02 16:18:04 +020050
Heiko Schocher566a4942007-06-22 19:11:54 +020051 /* TLB-entry for init-ram in dcache (SA_I must be turned off!) */
Stefan Roesecf6eb6d2010-04-14 13:57:18 +020052 tlbentry( CONFIG_SYS_INIT_RAM_ADDR, SZ_64K, CONFIG_SYS_INIT_RAM_ADDR, 0, AC_RWX | SA_G )
Stefan Roesea4c8d132006-06-02 16:18:04 +020053
Heiko Schocher566a4942007-06-22 19:11:54 +020054 /*
55 * TLB entries for SDRAM are not needed on this platform.
56 * They are dynamically generated in the SPD DDR detection
57 * routine.
58 */
Stefan Roesea4c8d132006-06-02 16:18:04 +020059
Stefan Roesecf6eb6d2010-04-14 13:57:18 +020060 tlbentry( CONFIG_SYS_PCI_BASE, SZ_256M, CONFIG_SYS_PCI_BASE, 0, AC_RW | SA_IG )
Stefan Roesea4c8d132006-06-02 16:18:04 +020061
Heiko Schocher566a4942007-06-22 19:11:54 +020062 /* PCI */
Stefan Roesecf6eb6d2010-04-14 13:57:18 +020063 tlbentry( CONFIG_SYS_PCI_MEMBASE, SZ_256M, CONFIG_SYS_PCI_MEMBASE, 0, AC_RW | SA_IG )
64 tlbentry( CONFIG_SYS_PCI_MEMBASE1, SZ_256M, CONFIG_SYS_PCI_MEMBASE1, 0, AC_RW | SA_IG )
65 tlbentry( CONFIG_SYS_PCI_MEMBASE2, SZ_256M, CONFIG_SYS_PCI_MEMBASE2, 0, AC_RW | SA_IG )
66 tlbentry( CONFIG_SYS_PCI_MEMBASE3, SZ_256M, CONFIG_SYS_PCI_MEMBASE3, 0, AC_RW | SA_IG )
Stefan Roesea4c8d132006-06-02 16:18:04 +020067
Heiko Schocher566a4942007-06-22 19:11:54 +020068 /* USB 2.0 Device */
Stefan Roesecf6eb6d2010-04-14 13:57:18 +020069 tlbentry( CONFIG_SYS_USB_DEVICE, SZ_1K, 0x50000000, 0, AC_RW | SA_IG )
Heiko Schocher566a4942007-06-22 19:11:54 +020070
71 tlbtab_end