blob: 43a7e7ea3247bb1c3aa91c2da03a317310c723b3 [file] [log] [blame]
Chin Liang Seec5c1af22013-12-30 18:26:14 -06001/*
2 * (C) Copyright 2013 Altera Corporation <www.altera.com>
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#include <common.h>
Marek Vasutc35ed772015-11-30 20:41:04 +01008#include <asm/arch/clock_manager.h>
9#include <asm/arch/dwmmc.h>
10#include <asm/arch/system_manager.h>
11#include <dm.h>
Chin Liang Seec5c1af22013-12-30 18:26:14 -060012#include <dwmmc.h>
Pavel Machek498d1a62014-09-08 14:08:45 +020013#include <errno.h>
Marek Vasutc35ed772015-11-30 20:41:04 +010014#include <fdtdec.h>
15#include <libfdt.h>
16#include <linux/err.h>
17#include <malloc.h>
18
19DECLARE_GLOBAL_DATA_PTR;
Chin Liang Seec5c1af22013-12-30 18:26:14 -060020
21static const struct socfpga_clock_manager *clock_manager_base =
22 (void *)SOCFPGA_CLKMGR_ADDRESS;
23static const struct socfpga_system_manager *system_manager_base =
24 (void *)SOCFPGA_SYSMGR_ADDRESS;
25
Marek Vasutc35ed772015-11-30 20:41:04 +010026/* socfpga implmentation specific driver private data */
Chin Liang See9a414042015-11-26 09:43:43 +080027struct dwmci_socfpga_priv_data {
Marek Vasutc35ed772015-11-30 20:41:04 +010028 struct dwmci_host host;
29 unsigned int drvsel;
30 unsigned int smplsel;
Chin Liang See9a414042015-11-26 09:43:43 +080031};
32
33static void socfpga_dwmci_clksel(struct dwmci_host *host)
34{
35 struct dwmci_socfpga_priv_data *priv = host->priv;
Dinh Nguyena1684b62015-12-02 13:31:33 -060036 u32 sdmmc_mask = ((priv->smplsel & 0x7) << SYSMGR_SDMMC_SMPLSEL_SHIFT) |
37 ((priv->drvsel & 0x7) << SYSMGR_SDMMC_DRVSEL_SHIFT);
Chin Liang Seec5c1af22013-12-30 18:26:14 -060038
39 /* Disable SDMMC clock. */
Pavel Machek51fb4552014-07-19 23:57:59 +020040 clrbits_le32(&clock_manager_base->per_pll.en,
Chin Liang Seec5c1af22013-12-30 18:26:14 -060041 CLKMGR_PERPLLGRP_EN_SDMMCCLK_MASK);
42
Chin Liang See9a414042015-11-26 09:43:43 +080043 debug("%s: drvsel %d smplsel %d\n", __func__,
44 priv->drvsel, priv->smplsel);
Dinh Nguyena1684b62015-12-02 13:31:33 -060045 writel(sdmmc_mask, &system_manager_base->sdmmcgrp_ctrl);
Chin Liang Seec5c1af22013-12-30 18:26:14 -060046
47 debug("%s: SYSMGR_SDMMCGRP_CTRL_REG = 0x%x\n", __func__,
48 readl(&system_manager_base->sdmmcgrp_ctrl));
49
50 /* Enable SDMMC clock */
Pavel Machek51fb4552014-07-19 23:57:59 +020051 setbits_le32(&clock_manager_base->per_pll.en,
Chin Liang Seec5c1af22013-12-30 18:26:14 -060052 CLKMGR_PERPLLGRP_EN_SDMMCCLK_MASK);
53}
54
Marek Vasutc35ed772015-11-30 20:41:04 +010055static int socfpga_dwmmc_ofdata_to_platdata(struct udevice *dev)
Chin Liang Seec5c1af22013-12-30 18:26:14 -060056{
Marek Vasut129adf52015-07-25 10:48:14 +020057 /* FIXME: probe from DT eventually too/ */
58 const unsigned long clk = cm_get_mmc_controller_clk_hz();
59
Marek Vasutc35ed772015-11-30 20:41:04 +010060 struct dwmci_socfpga_priv_data *priv = dev_get_priv(dev);
61 struct dwmci_host *host = &priv->host;
62 int fifo_depth;
Pavel Machek498d1a62014-09-08 14:08:45 +020063
64 if (clk == 0) {
Marek Vasutc35ed772015-11-30 20:41:04 +010065 printf("DWMMC: MMC clock is zero!");
Pavel Machek498d1a62014-09-08 14:08:45 +020066 return -EINVAL;
67 }
Pavel Machek78606492014-07-21 13:30:19 +020068
Marek Vasutc35ed772015-11-30 20:41:04 +010069 fifo_depth = fdtdec_get_int(gd->fdt_blob, dev->of_offset,
70 "fifo-depth", 0);
Marek Vasut129adf52015-07-25 10:48:14 +020071 if (fifo_depth < 0) {
Marek Vasutc35ed772015-11-30 20:41:04 +010072 printf("DWMMC: Can't get FIFO depth\n");
Marek Vasut129adf52015-07-25 10:48:14 +020073 return -EINVAL;
74 }
75
Marek Vasutc35ed772015-11-30 20:41:04 +010076 host->name = dev->name;
77 host->ioaddr = (void *)dev_get_addr(dev);
78 host->buswidth = fdtdec_get_int(gd->fdt_blob, dev->of_offset,
79 "bus-width", 4);
Chin Liang Seec5c1af22013-12-30 18:26:14 -060080 host->clksel = socfpga_dwmci_clksel;
Marek Vasutc35ed772015-11-30 20:41:04 +010081
82 /*
83 * TODO(sjg@chromium.org): Remove the need for this hack.
84 * We only have one dwmmc block on gen5 SoCFPGA.
85 */
86 host->dev_index = 0;
Marek Vasut129adf52015-07-25 10:48:14 +020087 /* Fixed clock divide by 4 which due to the SDMMC wrapper */
Pavel Machek498d1a62014-09-08 14:08:45 +020088 host->bus_hz = clk;
Chin Liang Seec5c1af22013-12-30 18:26:14 -060089 host->fifoth_val = MSIZE(0x2) |
Marek Vasut129adf52015-07-25 10:48:14 +020090 RX_WMARK(fifo_depth / 2 - 1) | TX_WMARK(fifo_depth / 2);
Marek Vasutc35ed772015-11-30 20:41:04 +010091 priv->drvsel = fdtdec_get_uint(gd->fdt_blob, dev->of_offset,
92 "drvsel", 3);
93 priv->smplsel = fdtdec_get_uint(gd->fdt_blob, dev->of_offset,
94 "smplsel", 0);
Chin Liang See9a414042015-11-26 09:43:43 +080095 host->priv = priv;
Chin Liang Seec5c1af22013-12-30 18:26:14 -060096
Marek Vasut129adf52015-07-25 10:48:14 +020097 return 0;
98}
99
Marek Vasutc35ed772015-11-30 20:41:04 +0100100static int socfpga_dwmmc_probe(struct udevice *dev)
Marek Vasut129adf52015-07-25 10:48:14 +0200101{
Marek Vasutc35ed772015-11-30 20:41:04 +0100102 struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
103 struct dwmci_socfpga_priv_data *priv = dev_get_priv(dev);
104 struct dwmci_host *host = &priv->host;
105 int ret;
Marek Vasut129adf52015-07-25 10:48:14 +0200106
Marek Vasutc35ed772015-11-30 20:41:04 +0100107 ret = add_dwmci(host, host->bus_hz, 400000);
108 if (ret)
109 return ret;
Marek Vasut129adf52015-07-25 10:48:14 +0200110
Marek Vasutc35ed772015-11-30 20:41:04 +0100111 upriv->mmc = host->mmc;
Marek Vasut129adf52015-07-25 10:48:14 +0200112
Marek Vasutc35ed772015-11-30 20:41:04 +0100113 return 0;
Marek Vasut129adf52015-07-25 10:48:14 +0200114}
Marek Vasutc35ed772015-11-30 20:41:04 +0100115
116static const struct udevice_id socfpga_dwmmc_ids[] = {
117 { .compatible = "altr,socfpga-dw-mshc" },
118 { }
119};
120
121U_BOOT_DRIVER(socfpga_dwmmc_drv) = {
122 .name = "socfpga_dwmmc",
123 .id = UCLASS_MMC,
124 .of_match = socfpga_dwmmc_ids,
125 .ofdata_to_platdata = socfpga_dwmmc_ofdata_to_platdata,
126 .probe = socfpga_dwmmc_probe,
127 .priv_auto_alloc_size = sizeof(struct dwmci_socfpga_priv_data),
128};