blob: 4205fb7b52e1cc2a0c7e548c15d34f4a4e3b22ca [file] [log] [blame]
Dinh Nguyen77754402012-10-04 06:46:02 +00001/*
2 * Copyright (C) 2012 Altera Corporation <www.altera.com>
3 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Dinh Nguyen77754402012-10-04 06:46:02 +00005 */
6
7#include <common.h>
8#include <asm/io.h>
Pavel Machek230fe9b2014-09-08 14:08:45 +02009#include <altera.h>
Pavel Machek99b97102014-07-14 14:14:17 +020010#include <miiphy.h>
11#include <netdev.h>
Stefan Roesed0e932d2014-12-19 13:49:10 +010012#include <watchdog.h>
Pavel Machekde6da922014-09-09 14:03:28 +020013#include <asm/arch/reset_manager.h>
Pavel Machek45d6e672014-09-08 14:08:45 +020014#include <asm/arch/system_manager.h>
Pavel Machek4e736862014-09-08 14:08:45 +020015#include <asm/arch/dwmmc.h>
Marek Vasut60d804c2014-09-15 03:58:22 +020016#include <asm/arch/nic301.h>
Pavel Machek13e81d42014-09-08 14:08:45 +020017#include <asm/arch/scu.h>
Marek Vasut60d804c2014-09-15 03:58:22 +020018#include <asm/pl310.h>
Dinh Nguyen77754402012-10-04 06:46:02 +000019
20DECLARE_GLOBAL_DATA_PTR;
21
Marek Vasut60d804c2014-09-15 03:58:22 +020022static struct pl310_regs *const pl310 =
23 (struct pl310_regs *)CONFIG_SYS_PL310_BASE;
Pavel Machek45d6e672014-09-08 14:08:45 +020024static struct socfpga_system_manager *sysmgr_regs =
25 (struct socfpga_system_manager *)SOCFPGA_SYSMGR_ADDRESS;
Marek Vasut7249faf2014-09-08 14:08:45 +020026static struct socfpga_reset_manager *reset_manager_base =
27 (struct socfpga_reset_manager *)SOCFPGA_RSTMGR_ADDRESS;
Marek Vasut60d804c2014-09-15 03:58:22 +020028static struct nic301_registers *nic301_regs =
29 (struct nic301_registers *)SOCFPGA_L3REGS_ADDRESS;
Pavel Machek13e81d42014-09-08 14:08:45 +020030static struct scu_registers *scu_regs =
31 (struct scu_registers *)SOCFPGA_MPUSCU_ADDRESS;
Pavel Machek45d6e672014-09-08 14:08:45 +020032
Dinh Nguyen77754402012-10-04 06:46:02 +000033int dram_init(void)
34{
35 gd->ram_size = get_ram_size((long *)PHYS_SDRAM_1, PHYS_SDRAM_1_SIZE);
36 return 0;
37}
Chin Liang See23f23f22014-06-10 02:23:45 -050038
Marek Vasut4ab333b2014-09-21 13:57:40 +020039void enable_caches(void)
40{
41#ifndef CONFIG_SYS_ICACHE_OFF
42 icache_enable();
43#endif
44#ifndef CONFIG_SYS_DCACHE_OFF
45 dcache_enable();
46#endif
47}
48
Pavel Machek45d6e672014-09-08 14:08:45 +020049/*
50 * DesignWare Ethernet initialization
51 */
Simon Glassef48f6d2015-04-05 16:07:34 -060052#ifdef CONFIG_ETH_DESIGNWARE
Pavel Machek45d6e672014-09-08 14:08:45 +020053int cpu_eth_init(bd_t *bis)
54{
55#if CONFIG_EMAC_BASE == SOCFPGA_EMAC0_ADDRESS
56 const int physhift = SYSMGR_EMACGRP_CTRL_PHYSEL0_LSB;
Marek Vasuta71df7a2015-07-09 02:51:56 +020057 const u32 reset = SOCFPGA_RESET(EMAC0);
Pavel Machek45d6e672014-09-08 14:08:45 +020058#elif CONFIG_EMAC_BASE == SOCFPGA_EMAC1_ADDRESS
59 const int physhift = SYSMGR_EMACGRP_CTRL_PHYSEL1_LSB;
Marek Vasuta71df7a2015-07-09 02:51:56 +020060 const u32 reset = SOCFPGA_RESET(EMAC1);
Pavel Machek45d6e672014-09-08 14:08:45 +020061#else
62#error "Incorrect CONFIG_EMAC_BASE value!"
63#endif
64
65 /* Initialize EMAC. This needs to be done at least once per boot. */
66
67 /*
68 * Putting the EMAC controller to reset when configuring the PHY
69 * interface select at System Manager
70 */
Marek Vasuta71df7a2015-07-09 02:51:56 +020071 socfpga_per_reset(SOCFPGA_RESET(EMAC0), 1);
72 socfpga_per_reset(SOCFPGA_RESET(EMAC1), 1);
Pavel Machek45d6e672014-09-08 14:08:45 +020073
74 /* Clearing emac0 PHY interface select to 0 */
75 clrbits_le32(&sysmgr_regs->emacgrp_ctrl,
76 SYSMGR_EMACGRP_CTRL_PHYSEL_MASK << physhift);
77
78 /* configure to PHY interface select choosed */
79 setbits_le32(&sysmgr_regs->emacgrp_ctrl,
80 SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_RGMII << physhift);
81
82 /* Release the EMAC controller from reset */
Marek Vasuta71df7a2015-07-09 02:51:56 +020083 socfpga_per_reset(reset, 0);
Pavel Machek45d6e672014-09-08 14:08:45 +020084
Marek Vasute14d3f72015-07-25 18:47:02 +020085 return 0;
Pavel Machek45d6e672014-09-08 14:08:45 +020086}
87#endif
88
Pavel Machek4e736862014-09-08 14:08:45 +020089#ifdef CONFIG_DWMMC
90/*
91 * Initializes MMC controllers.
92 * to override, implement board_mmc_init()
93 */
94int cpu_mmc_init(bd_t *bis)
95{
96 return socfpga_dwmmc_init(SOCFPGA_SDMMC_ADDRESS,
97 CONFIG_HPS_SDMMC_BUSWIDTH, 0);
98}
99#endif
100
Marek Vasut9ec74142015-07-22 05:40:12 +0200101struct {
102 const char *mode;
103 const char *name;
104} bsel_str[] = {
105 { "rsvd", "Reserved", },
106 { "fpga", "FPGA (HPS2FPGA Bridge)", },
107 { "nand", "NAND Flash (1.8V)", },
108 { "nand", "NAND Flash (3.0V)", },
109 { "sd", "SD/MMC External Transceiver (1.8V)", },
110 { "sd", "SD/MMC Internal Transceiver (3.0V)", },
111 { "qspi", "QSPI Flash (1.8V)", },
112 { "qspi", "QSPI Flash (3.0V)", },
Marek Vasutd85e3112015-07-21 16:10:13 +0200113};
114
Chin Liang See23f23f22014-06-10 02:23:45 -0500115/*
116 * Print CPU information
117 */
Marek Vasut9ec74142015-07-22 05:40:12 +0200118#if defined(CONFIG_DISPLAY_CPUINFO)
Chin Liang See23f23f22014-06-10 02:23:45 -0500119int print_cpuinfo(void)
120{
Marek Vasutd85e3112015-07-21 16:10:13 +0200121 const u32 bsel = readl(&sysmgr_regs->bootinfo) & 0x7;
Pavel Machekd5a3d3c2014-09-08 14:08:45 +0200122 puts("CPU: Altera SoCFPGA Platform\n");
Marek Vasut9ec74142015-07-22 05:40:12 +0200123 printf("BOOT: %s\n", bsel_str[bsel].name);
124 return 0;
125}
126#endif
127
128#ifdef CONFIG_ARCH_MISC_INIT
129int arch_misc_init(void)
130{
131 const u32 bsel = readl(&sysmgr_regs->bootinfo) & 0x7;
132 setenv("bootmode", bsel_str[bsel].mode);
Chin Liang See23f23f22014-06-10 02:23:45 -0500133 return 0;
134}
135#endif
136
137#if defined(CONFIG_SYS_CONSOLE_IS_IN_ENV) && \
138defined(CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE)
139int overwrite_console(void)
140{
141 return 0;
142}
143#endif
144
Pavel Machek230fe9b2014-09-08 14:08:45 +0200145#ifdef CONFIG_FPGA
146/*
147 * FPGA programming support for SoC FPGA Cyclone V
148 */
149static Altera_desc altera_fpga[] = {
150 {
151 /* Family */
152 Altera_SoCFPGA,
153 /* Interface type */
154 fast_passive_parallel,
155 /* No limitation as additional data will be ignored */
156 -1,
157 /* No device function table */
158 NULL,
159 /* Base interface address specified in driver */
160 NULL,
161 /* No cookie implementation */
162 0
163 },
164};
165
166/* add device descriptor to FPGA device table */
167static void socfpga_fpga_add(void)
168{
169 int i;
170 fpga_init();
171 for (i = 0; i < ARRAY_SIZE(altera_fpga); i++)
172 fpga_add(fpga_altera, &altera_fpga[i]);
173}
174#else
175static inline void socfpga_fpga_add(void) {}
176#endif
177
Pavel Machekde6da922014-09-09 14:03:28 +0200178int arch_cpu_init(void)
179{
Stefan Roesed0e932d2014-12-19 13:49:10 +0100180#ifdef CONFIG_HW_WATCHDOG
181 /*
182 * In case the watchdog is enabled, make sure to (re-)configure it
183 * so that the defined timeout is valid. Otherwise the SPL (Perloader)
184 * timeout value is still active which might too short for Linux
185 * booting.
186 */
187 hw_watchdog_init();
188#else
Pavel Machekde6da922014-09-09 14:03:28 +0200189 /*
190 * If the HW watchdog is NOT enabled, make sure it is not running,
191 * for example because it was enabled in the preloader. This might
192 * trigger a watchdog-triggered reboot of Linux kernel later.
Marek Vasuta71df7a2015-07-09 02:51:56 +0200193 * Toggle watchdog reset, so watchdog in not running state.
Pavel Machekde6da922014-09-09 14:03:28 +0200194 */
Marek Vasuta71df7a2015-07-09 02:51:56 +0200195 socfpga_per_reset(SOCFPGA_RESET(L4WD0), 1);
196 socfpga_per_reset(SOCFPGA_RESET(L4WD0), 0);
Pavel Machekde6da922014-09-09 14:03:28 +0200197#endif
Stefan Roesed0e932d2014-12-19 13:49:10 +0100198
Pavel Machekde6da922014-09-09 14:03:28 +0200199 return 0;
200}
201
Pavel Machek13e81d42014-09-08 14:08:45 +0200202/*
203 * Convert all NIC-301 AMBA slaves from secure to non-secure
204 */
205static void socfpga_nic301_slave_ns(void)
206{
207 writel(0x1, &nic301_regs->lwhps2fpgaregs);
208 writel(0x1, &nic301_regs->hps2fpgaregs);
209 writel(0x1, &nic301_regs->acp);
210 writel(0x1, &nic301_regs->rom);
211 writel(0x1, &nic301_regs->ocram);
212 writel(0x1, &nic301_regs->sdrdata);
213}
214
Marek Vasut7249faf2014-09-08 14:08:45 +0200215static uint32_t iswgrp_handoff[8];
216
Marek Vasutfc520892014-10-18 03:52:36 +0200217int arch_early_init_r(void)
Chin Liang See23f23f22014-06-10 02:23:45 -0500218{
Marek Vasut7249faf2014-09-08 14:08:45 +0200219 int i;
Marek Vasutef848612015-07-12 15:11:03 +0200220
221 /*
222 * Write magic value into magic register to unlock support for
223 * issuing warm reset. The ancient kernel code expects this
224 * value to be written into the register by the bootloader, so
225 * to support that old code, we write it here instead of in the
226 * reset_cpu() function just before reseting the CPU.
227 */
228 writel(0xae9efebc, &sysmgr_regs->romcodegrp_warmramgrp_enable);
229
Marek Vasut7249faf2014-09-08 14:08:45 +0200230 for (i = 0; i < 8; i++) /* Cache initial SW setting regs */
231 iswgrp_handoff[i] = readl(&sysmgr_regs->iswgrp_handoff[i]);
232
Pavel Machek13e81d42014-09-08 14:08:45 +0200233 socfpga_bridges_reset(1);
234 socfpga_nic301_slave_ns();
235
236 /*
237 * Private components security:
238 * U-Boot : configure private timer, global timer and cpu component
239 * access as non secure for kernel stage (as required by Linux)
240 */
241 setbits_le32(&scu_regs->sacr, 0xfff);
242
Marek Vasut60d804c2014-09-15 03:58:22 +0200243 /* Configure the L2 controller to make SDRAM start at 0 */
244#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
245 writel(0x2, &nic301_regs->remap);
246#else
247 writel(0x1, &nic301_regs->remap); /* remap.mpuzero */
248 writel(0x1, &pl310->pl310_addr_filter_start);
249#endif
250
Pavel Machek230fe9b2014-09-08 14:08:45 +0200251 /* Add device descriptor to FPGA device table */
252 socfpga_fpga_add();
Stefan Roesea877bec2014-11-07 13:50:30 +0100253
254#ifdef CONFIG_DESIGNWARE_SPI
255 /* Get Designware SPI controller out of reset */
Marek Vasuta71df7a2015-07-09 02:51:56 +0200256 socfpga_per_reset(SOCFPGA_RESET(SPIM0), 0);
257 socfpga_per_reset(SOCFPGA_RESET(SPIM1), 0);
Stefan Roesea877bec2014-11-07 13:50:30 +0100258#endif
259
Chin Liang See23f23f22014-06-10 02:23:45 -0500260 return 0;
261}
Marek Vasut7249faf2014-09-08 14:08:45 +0200262
263static void socfpga_sdram_apply_static_cfg(void)
264{
265 const uint32_t staticcfg = SOCFPGA_SDR_ADDRESS + 0x505c;
266 const uint32_t applymask = 0x8;
267 uint32_t val = readl(staticcfg) | applymask;
268
269 /*
270 * SDRAM staticcfg register specific:
271 * When applying the register setting, the CPU must not access
272 * SDRAM. Luckily for us, we can abuse i-cache here to help us
273 * circumvent the SDRAM access issue. The idea is to make sure
274 * that the code is in one full i-cache line by branching past
275 * it and back. Once it is in the i-cache, we execute the core
276 * of the code and apply the register settings.
277 *
278 * The code below uses 7 instructions, while the Cortex-A9 has
279 * 32-byte cachelines, thus the limit is 8 instructions total.
280 */
281 asm volatile(
282 ".align 5 \n"
283 " b 2f \n"
284 "1: str %0, [%1] \n"
285 " dsb \n"
286 " isb \n"
287 " b 3f \n"
288 "2: b 1b \n"
289 "3: nop \n"
290 : : "r"(val), "r"(staticcfg) : "memory", "cc");
291}
292
293int do_bridge(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
294{
295 if (argc != 2)
296 return CMD_RET_USAGE;
297
298 argv++;
299
300 switch (*argv[0]) {
301 case 'e': /* Enable */
302 writel(iswgrp_handoff[2], &sysmgr_regs->fpgaintfgrp_module);
303 socfpga_sdram_apply_static_cfg();
304 writel(iswgrp_handoff[3], SOCFPGA_SDR_ADDRESS + 0x5080);
305 writel(iswgrp_handoff[0], &reset_manager_base->brg_mod_reset);
306 writel(iswgrp_handoff[1], &nic301_regs->remap);
307 break;
308 case 'd': /* Disable */
309 writel(0, &sysmgr_regs->fpgaintfgrp_module);
310 writel(0, SOCFPGA_SDR_ADDRESS + 0x5080);
311 socfpga_sdram_apply_static_cfg();
312 writel(0, &reset_manager_base->brg_mod_reset);
313 writel(1, &nic301_regs->remap);
314 break;
315 default:
316 return CMD_RET_USAGE;
317 }
318
319 return 0;
320}
321
322U_BOOT_CMD(
323 bridge, 2, 1, do_bridge,
324 "SoCFPGA HPS FPGA bridge control",
325 "enable - Enable HPS-to-FPGA, FPGA-to-HPS, LWHPS-to-FPGA bridges\n"
326 "bridge disable - Enable HPS-to-FPGA, FPGA-to-HPS, LWHPS-to-FPGA bridges\n"
327 ""
328);