blob: 20481bd499d5402e28b2565e2067e927ab6416db [file] [log] [blame]
wdenk7a8e9bed2003-05-31 18:35:21 +00001/*
2 * (C) Copyright 2002
3 * Daniel Engström, Omicron Ceti AB, daniel@omicron.se.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_X86 1 /* This is a X86 CPU */
Graeme Russ6d83e3a2009-02-24 21:12:20 +110037#define CONFIG_SYS_SC520 1 /* Include support for AMD SC520 */
wdenk7a8e9bed2003-05-31 18:35:21 +000038
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020039#define CONFIG_SYS_SDRAM_PRECHARGE_DELAY 6 /* 6T */
40#define CONFIG_SYS_SDRAM_REFRESH_RATE 78 /* 7.8uS (choices are 7.8, 15.6, 31.2 or 62.5uS) */
41#define CONFIG_SYS_SDRAM_RAS_CAS_DELAY 3 /* 3T */
wdenk7a8e9bed2003-05-31 18:35:21 +000042
43/* define at most one of these */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020044#undef CONFIG_SYS_SDRAM_CAS_LATENCY_2T
45#define CONFIG_SYS_SDRAM_CAS_LATENCY_3T
wdenk7a8e9bed2003-05-31 18:35:21 +000046
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020047#define CONFIG_SYS_SC520_HIGH_SPEED 0 /* 100 or 133MHz */
Graeme Russ6d83e3a2009-02-24 21:12:20 +110048#undef CONFIG_SYS_SC520_RESET /* use SC520 MMCR's to reset cpu */
49#undef CONFIG_SYS_SC520_TIMER /* use SC520 swtimers */
50#define CONFIG_SYS_GENERIC_TIMER 1 /* use the i8254 PIT timers */
51#undef CONFIG_SYS_TSC_TIMER /* use the Pentium TSC timers */
Graeme Russabf0cd32009-02-24 21:13:40 +110052#define CONFIG_SYS_PCAT_INTERRUPTS
53#define CONFIG_SYS_NUM_IRQS 16
wdenk7a8e9bed2003-05-31 18:35:21 +000054
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020055#define CONFIG_SYS_STACK_SIZE 0x8000 /* Size of bootloader stack */
wdenk7a8e9bed2003-05-31 18:35:21 +000056
57#define CONFIG_SHOW_BOOT_PROGRESS 1
58#define CONFIG_LAST_STAGE_INIT 1
59
60/*
61 * Size of malloc() pool
62 */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +020063#define CONFIG_MALLOC_SIZE (CONFIG_ENV_SIZE + 128*1024)
wdenk7a8e9bed2003-05-31 18:35:21 +000064
65
66#define CONFIG_BAUDRATE 9600
67
wdenk7a8e9bed2003-05-31 18:35:21 +000068
Jon Loeliger46da1e92007-07-04 22:33:30 -050069/*
Jon Loeliger079a1362007-07-10 10:12:10 -050070 * BOOTP options
71 */
72#define CONFIG_BOOTP_BOOTFILESIZE
73#define CONFIG_BOOTP_BOOTPATH
74#define CONFIG_BOOTP_GATEWAY
75#define CONFIG_BOOTP_HOSTNAME
76
77
78/*
Jon Loeliger46da1e92007-07-04 22:33:30 -050079 * Command line configuration.
80 */
81#include <config_cmd_default.h>
82
83#define CONFIG_CMD_PCI
84#define CONFIG_CMD_JFFS2
85#define CONFIG_CMD_IDE
86#define CONFIG_CMD_NET
87#define CONFIG_CMD_PCMCIA
88#define CONFIG_CMD_EEPROM
89
wdenk7a8e9bed2003-05-31 18:35:21 +000090
91#define CONFIG_BOOTDELAY 15
Wolfgang Denk53677ef2008-05-20 16:00:29 +020092#define CONFIG_BOOTARGS "root=/dev/mtdblock1 console=ttyS0,9600 " \
93 "mtdparts=phys:7936k(root),256k(uboot) "
94#define CONFIG_BOOTCOMMAND "setenv bootargs root=/dev/nfs ip=autoconf " \
95 "console=ttyS0,9600 " \
96 "mtdparts=phys:7808k(root),128k(env),256k(uboot);" \
97 "bootp;bootm"
wdenk7a8e9bed2003-05-31 18:35:21 +000098
Jon Loeliger46da1e92007-07-04 22:33:30 -050099#if defined(CONFIG_CMD_KGDB)
wdenk7a8e9bed2003-05-31 18:35:21 +0000100#define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port */
101#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
102#endif
103
104
105/*
106 * Miscellaneous configurable options
107 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200108#define CONFIG_SYS_LONGHELP /* undef to save memory */
109#define CONFIG_SYS_PROMPT "boot > " /* Monitor Command Prompt */
110#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
111#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
112#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
113#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk7a8e9bed2003-05-31 18:35:21 +0000114
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200115#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
116#define CONFIG_SYS_MEMTEST_END 0x01000000 /* 1 ... 16 MB in DRAM */
wdenk7a8e9bed2003-05-31 18:35:21 +0000117
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200118#undef CONFIG_SYS_CLKS_IN_HZ /* everything, incl board info, in Hz */
wdenk7a8e9bed2003-05-31 18:35:21 +0000119
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200120#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
wdenk7a8e9bed2003-05-31 18:35:21 +0000121
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200122#define CONFIG_SYS_HZ 1024 /* incrementer freq: 1kHz */
wdenk7a8e9bed2003-05-31 18:35:21 +0000123
124 /* valid baudrates */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200125#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
wdenk7a8e9bed2003-05-31 18:35:21 +0000126
127
128/*-----------------------------------------------------------------------
129 * Physical Memory Map
130 */
131#define CONFIG_NR_DRAM_BANKS 4 /* we have 4 banks of DRAM */
132
133/*-----------------------------------------------------------------------
134 * FLASH and environment organization
135 */
136
137
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200138#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
139#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
wdenk7a8e9bed2003-05-31 18:35:21 +0000140
141/* timeout values are in ticks */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200142#define CONFIG_SYS_FLASH_ERASE_TOUT (2*CONFIG_SYS_HZ) /* Timeout for Flash Erase */
143#define CONFIG_SYS_FLASH_WRITE_TOUT (2*CONFIG_SYS_HZ) /* Timeout for Flash Write */
wdenk7a8e9bed2003-05-31 18:35:21 +0000144
145
146#define CONFIG_SPI_EEPROM /* SPI EEPROMs such as AT25010 or AT25640 */
147#define CONFIG_MW_EEPROM /* MicroWire EEPROMS such as AT93LC46 */
Michal Simek18c8a282008-07-11 15:11:57 +0200148#define CONFIG_DTT_DS1722 /* Dallas DS1722 SPI Temperature probe */
stroese53cf9432003-06-05 15:39:44 +0000149
wdenk7a8e9bed2003-05-31 18:35:21 +0000150
151/* allow to overwrite serial and ethaddr */
152#define CONFIG_ENV_OVERWRITE
153
154
155#if 0
156/* Environment in flash */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200157#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200158# define CONFIG_ENV_ADDR (0x387a0000) /* Addr of Environment Sector */
159# define CONFIG_ENV_SIZE 0x20000 /* Total Size of Environment Sector (or 0x10000) */
160# define CONFIG_ENV_OFFSET 0
wdenk7a8e9bed2003-05-31 18:35:21 +0000161
162#else
163/* Environment in EEPROM */
164
Jean-Christophe PLAGNIOL-VILLARDbb1f8b42008-09-05 09:19:30 +0200165# define CONFIG_ENV_IS_IN_EEPROM 1
wdenk7a8e9bed2003-05-31 18:35:21 +0000166# define CONFIG_SPI
167# define CONFIG_SPI_X 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200168# define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment EEPROM */
169# define CONFIG_ENV_OFFSET 0x1c00
wdenk7a8e9bed2003-05-31 18:35:21 +0000170
171#endif
172
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200173/*
174 * JFFS2 partitions
175 *
176 */
177/* No command line, one static partition, whole device */
178#undef CONFIG_JFFS2_CMDLINE
179#define CONFIG_JFFS2_DEV "nor0"
180#define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF
181#define CONFIG_JFFS2_PART_OFFSET 0x00000000
182
183/* mtdparts command line support */
184/* Note: fake mtd_id used, no linux mtd map file */
185/*
186#define CONFIG_JFFS2_CMDLINE
187#define MTDIDS_DEFAULT "nor0=sc520_spunk-0"
188#define MTDPARTS_DEFAULT "mtdparts=sc520_spunk-0:-(jffs2)"
189*/
wdenk7a8e9bed2003-05-31 18:35:21 +0000190
191/*-----------------------------------------------------------------------
192 * Device drivers
193 */
194#define CONFIG_NET_MULTI /* Multi ethernet cards support */
195#define CONFIG_EEPRO100
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200196#define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
wdenk7a8e9bed2003-05-31 18:35:21 +0000197
198/************************************************************
199 * IDE/ATA stuff
200 ************************************************************/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200201#define CONFIG_SYS_IDE_MAXBUS 2 /* max. 2 IDE busses */
202#define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*2) /* max. 2 drives per IDE bus */
203#define CONFIG_SYS_ATA_BASE_ADDR 0
204#define CONFIG_SYS_ATA_IDE0_OFFSET 0x01f0 /* ide0 offset */
205#define CONFIG_SYS_ATA_IDE1_OFFSET 0xe000 /* ide1 offset */
206#define CONFIG_SYS_ATA_DATA_OFFSET 0 /* data reg offset */
207#define CONFIG_SYS_ATA_REG_OFFSET 0 /* reg offset */
208#define CONFIG_SYS_ATA_ALT_OFFSET 0x200 /* alternate register offset */
wdenk7a8e9bed2003-05-31 18:35:21 +0000209
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200210#define CONFIG_SYS_FIRST_PCMCIA_BUS 1
wdenk7a8e9bed2003-05-31 18:35:21 +0000211
212#undef CONFIG_IDE_LED /* no led for ide supported */
213#undef CONFIG_IDE_RESET /* reset for ide unsupported... */
214#undef CONFIG_IDE_RESET_ROUTINE /* no special reset function */
215
216#define CONFIG_IDE_TI_CARDBUS
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200217#define CONFIG_SYS_PCMCIA_CIS_WIN 0x27f00000
218#define CONFIG_SYS_PCMCIA_CIS_WIN_SIZE 0x00100000
219#define CONFIG_SYS_PCMCIA_IO_WIN 0xe000
220#define CONFIG_SYS_PCMCIA_IO_WIN_SIZE 16
wdenk7a8e9bed2003-05-31 18:35:21 +0000221
222/************************************************************
223 * DISK Partition support
224 ************************************************************/
225#define CONFIG_DOS_PARTITION
226#define CONFIG_MAC_PARTITION
227#define CONFIG_ISO_PARTITION /* Experimental */
228
229
wdenk7a8e9bed2003-05-31 18:35:21 +0000230/************************************************************
231 * RTC
232 ***********************************************************/
233#define CONFIG_RTC_MC146818
234#undef CONFIG_WATCHDOG /* watchdog disabled */
235
236/*
237 * PCI stuff
238 */
239#define CONFIG_PCI /* include pci support */
240#define CONFIG_PCI_PNP /* pci plug-and-play */
241#define CONFIG_PCI_SCAN_SHOW
242
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200243#define CONFIG_SYS_FIRST_PCI_IRQ 9
244#define CONFIG_SYS_SECOND_PCI_IRQ 10
245#define CONFIG_SYS_THIRD_PCI_IRQ 11
246#define CONFIG_SYS_FORTH_PCI_IRQ 12
wdenk7a8e9bed2003-05-31 18:35:21 +0000247
wdenk7a8e9bed2003-05-31 18:35:21 +0000248#endif /* __CONFIG_H */