blob: 57097b17eb16df700b04508ff45623edf336e4ee [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
wdenk42d1f032003-10-15 23:53:47 +00002/*
Kumar Gala7c57f3e2011-01-11 00:52:35 -06003 * Copyright 2004, 2011 Freescale Semiconductor.
wdenk42d1f032003-10-15 23:53:47 +00004 * (C) Copyright 2002,2003 Motorola,Inc.
5 * Xianghua Xiao <X.Xiao@motorola.com>
wdenk42d1f032003-10-15 23:53:47 +00006 */
7
wdenk0ac6f8b2004-07-09 23:27:13 +00008/*
9 * mpc8540ads board configuration file
10 *
11 * Please refer to doc/README.mpc85xx for more info.
12 *
13 * Make sure you change the MAC address and other network params first,
Joe Hershberger92ac5202015-05-04 14:55:14 -050014 * search for CONFIG_SERVERIP, etc in this file.
wdenk42d1f032003-10-15 23:53:47 +000015 */
16
17#ifndef __CONFIG_H
18#define __CONFIG_H
19
Wolfgang Denk2ae18242010-10-06 09:05:45 +020020/*
21 * default CCARBAR is at 0xff700000
22 * assume U-Boot is less than 0.5MB
23 */
Wolfgang Denk2ae18242010-10-06 09:05:45 +020024
Jon Loeliger288693a2005-07-25 12:14:54 -050025#ifndef CONFIG_HAS_FEC
26#define CONFIG_HAS_FEC 1 /* 8540 has FEC */
27#endif
28
wdenk0ac6f8b2004-07-09 23:27:13 +000029/*
30 * sysclk for MPC85xx
31 *
32 * Two valid values are:
33 * 33000000
34 * 66000000
35 *
36 * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
wdenk9aea9532004-08-01 23:02:45 +000037 * is likely the desired value here, so that is now the default.
38 * The board, however, can run at 66MHz. In any event, this value
39 * must match the settings of some switches. Details can be found
40 * in the README.mpc85xxads.
Matthew McClintock34c3c0e2006-06-28 10:47:03 -050041 *
42 * XXX -- Can't we run at 66 MHz, anyway? PCI should drop to
43 * 33MHz to accommodate, based on a PCI pin.
44 * Note that PCI-X won't work at 33MHz.
wdenk0ac6f8b2004-07-09 23:27:13 +000045 */
46
wdenk0ac6f8b2004-07-09 23:27:13 +000047/*
48 * These can be toggled for performance analysis, otherwise use default.
49 */
50#define CONFIG_L2_CACHE /* toggle L2 cache */
51#define CONFIG_BTB /* toggle branch predition */
wdenk42d1f032003-10-15 23:53:47 +000052
Timur Tabie46fedf2011-08-04 18:03:41 -050053#define CONFIG_SYS_CCSRBAR 0xe0000000
54#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
wdenk42d1f032003-10-15 23:53:47 +000055
Kumar Gala9617c8d2008-06-06 13:12:18 -050056/* DDR Setup */
Kumar Gala9617c8d2008-06-06 13:12:18 -050057#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
wdenk9aea9532004-08-01 23:02:45 +000058
Kumar Gala9617c8d2008-06-06 13:12:18 -050059#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
60
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020061#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
62#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
wdenk9aea9532004-08-01 23:02:45 +000063
Kumar Gala9617c8d2008-06-06 13:12:18 -050064#define CONFIG_DIMM_SLOTS_PER_CTLR 1
65#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
wdenk9aea9532004-08-01 23:02:45 +000066
Kumar Gala9617c8d2008-06-06 13:12:18 -050067/* I2C addresses of SPD EEPROMs */
68#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
wdenk9aea9532004-08-01 23:02:45 +000069
Kumar Gala9617c8d2008-06-06 13:12:18 -050070/* These are used when DDR doesn't use SPD. */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020071#define CONFIG_SYS_SDRAM_SIZE 128 /* DDR is 128MB */
72#define CONFIG_SYS_DDR_CS0_BNDS 0x00000007 /* 0-128MB */
73#define CONFIG_SYS_DDR_CS0_CONFIG 0x80000002
74#define CONFIG_SYS_DDR_TIMING_1 0x37344321
75#define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
76#define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
77#define CONFIG_SYS_DDR_MODE 0x00000062 /* DLL,normal,seq,4/2.5 */
78#define CONFIG_SYS_DDR_INTERVAL 0x05200100 /* autocharge,no open page */
wdenk42d1f032003-10-15 23:53:47 +000079
wdenk0ac6f8b2004-07-09 23:27:13 +000080/*
81 * SDRAM on the Local Bus
82 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020083#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
84#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
wdenk42d1f032003-10-15 23:53:47 +000085
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020086#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */
wdenk42d1f032003-10-15 23:53:47 +000087
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020088#define CONFIG_SYS_MAX_FLASH_SECT 64 /* sectors per device */
89#undef CONFIG_SYS_FLASH_CHECKSUM
90#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
91#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
wdenk42d1f032003-10-15 23:53:47 +000092
Wolfgang Denk14d0a022010-10-07 21:51:12 +020093#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
wdenk0ac6f8b2004-07-09 23:27:13 +000094
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020095#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
96#define CONFIG_SYS_RAMBOOT
wdenk42d1f032003-10-15 23:53:47 +000097#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020098#undef CONFIG_SYS_RAMBOOT
wdenk42d1f032003-10-15 23:53:47 +000099#endif
100
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200101#define CONFIG_SYS_FLASH_EMPTY_INFO
wdenk42d1f032003-10-15 23:53:47 +0000102
wdenk0ac6f8b2004-07-09 23:27:13 +0000103/*
104 * Local Bus Definitions
105 */
106
107/*
108 * Base Register 2 and Option Register 2 configure SDRAM.
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200109 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
wdenk0ac6f8b2004-07-09 23:27:13 +0000110 *
111 * For BR2, need:
112 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
113 * port-size = 32-bits = BR2[19:20] = 11
114 * no parity checking = BR2[21:22] = 00
115 * SDRAM for MSEL = BR2[24:26] = 011
116 * Valid = BR[31] = 1
117 *
118 * 0 4 8 12 16 20 24 28
119 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
120 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200121 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
wdenk0ac6f8b2004-07-09 23:27:13 +0000122 * FIXME: the top 17 bits of BR2.
123 */
124
wdenk0ac6f8b2004-07-09 23:27:13 +0000125/*
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200126 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
wdenk0ac6f8b2004-07-09 23:27:13 +0000127 *
128 * For OR2, need:
129 * 64MB mask for AM, OR2[0:7] = 1111 1100
130 * XAM, OR2[17:18] = 11
131 * 9 columns OR2[19-21] = 010
132 * 13 rows OR2[23-25] = 100
133 * EAD set for extra time OR[31] = 1
134 *
135 * 0 4 8 12 16 20 24 28
136 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
137 */
138
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200139#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
140#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
141#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
142#define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer prescal*/
wdenk0ac6f8b2004-07-09 23:27:13 +0000143
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500144#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_BSMA1516 \
145 | LSDMR_RFCR5 \
146 | LSDMR_PRETOACT3 \
147 | LSDMR_ACTTORW3 \
148 | LSDMR_BL8 \
149 | LSDMR_WRC2 \
150 | LSDMR_CL3 \
151 | LSDMR_RFEN \
wdenk0ac6f8b2004-07-09 23:27:13 +0000152 )
153
154/*
155 * SDRAM Controller configuration sequence.
156 */
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500157#define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
158#define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
159#define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
160#define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
161#define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL)
wdenk0ac6f8b2004-07-09 23:27:13 +0000162
wdenk9aea9532004-08-01 23:02:45 +0000163/*
164 * 32KB, 8-bit wide for ADS config reg
165 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200166#define CONFIG_SYS_BCSR (CONFIG_SYS_BR4_PRELIM & 0xffff8000)
wdenk42d1f032003-10-15 23:53:47 +0000167
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200168#define CONFIG_SYS_INIT_RAM_LOCK 1
169#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200170#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
wdenk42d1f032003-10-15 23:53:47 +0000171
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200172#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200173#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk42d1f032003-10-15 23:53:47 +0000174
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200175#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
wdenk42d1f032003-10-15 23:53:47 +0000176
177/* Serial Port */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200178#define CONFIG_SYS_NS16550_SERIAL
179#define CONFIG_SYS_NS16550_REG_SIZE 1
180#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
wdenk42d1f032003-10-15 23:53:47 +0000181
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200182#define CONFIG_SYS_BAUDRATE_TABLE \
wdenk42d1f032003-10-15 23:53:47 +0000183 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
184
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200185#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
186#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
wdenk42d1f032003-10-15 23:53:47 +0000187
Jon Loeliger20476722006-10-20 15:50:15 -0500188/*
189 * I2C
190 */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200191#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
wdenk42d1f032003-10-15 23:53:47 +0000192
wdenk0ac6f8b2004-07-09 23:27:13 +0000193/* RapidIO MMU */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600194#define CONFIG_SYS_RIO_MEM_VIRT 0xc0000000 /* base address */
Kumar Gala10795f42008-12-02 16:08:36 -0600195#define CONFIG_SYS_RIO_MEM_BUS 0xc0000000 /* base address */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600196#define CONFIG_SYS_RIO_MEM_PHYS 0xc0000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200197#define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 128M */
wdenk0ac6f8b2004-07-09 23:27:13 +0000198
199/*
200 * General PCI
Sergei Shtylyov362dd832006-12-27 22:07:15 +0300201 * Memory space is mapped 1-1, but I/O space must start from 0.
wdenk0ac6f8b2004-07-09 23:27:13 +0000202 */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600203#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
Kumar Gala10795f42008-12-02 16:08:36 -0600204#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600205#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200206#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600207#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600208#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200209#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
210#define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */
wdenk0ac6f8b2004-07-09 23:27:13 +0000211
wdenk42d1f032003-10-15 23:53:47 +0000212#if defined(CONFIG_PCI)
wdenk0ac6f8b2004-07-09 23:27:13 +0000213
214#if !defined(CONFIG_PCI_PNP)
215 #define PCI_ENET0_IOADDR 0xe0000000
216 #define PCI_ENET0_MEMADDR 0xe0000000
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200217 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
wdenk42d1f032003-10-15 23:53:47 +0000218#endif
219
wdenk0ac6f8b2004-07-09 23:27:13 +0000220#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
wdenk0ac6f8b2004-07-09 23:27:13 +0000221
222#endif /* CONFIG_PCI */
223
wdenk0ac6f8b2004-07-09 23:27:13 +0000224#if defined(CONFIG_TSEC_ENET)
225
Kim Phillips255a35772007-05-16 16:52:19 -0500226#define CONFIG_TSEC1 1
227#define CONFIG_TSEC1_NAME "TSEC0"
228#define CONFIG_TSEC2 1
229#define CONFIG_TSEC2_NAME "TSEC1"
wdenk0ac6f8b2004-07-09 23:27:13 +0000230#define TSEC1_PHY_ADDR 0
231#define TSEC2_PHY_ADDR 1
wdenk0ac6f8b2004-07-09 23:27:13 +0000232#define TSEC1_PHYIDX 0
233#define TSEC2_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500234#define TSEC1_FLAGS TSEC_GIGABIT
235#define TSEC2_FLAGS TSEC_GIGABIT
wdenk9aea9532004-08-01 23:02:45 +0000236
Jon Loeliger288693a2005-07-25 12:14:54 -0500237#if CONFIG_HAS_FEC
wdenk9aea9532004-08-01 23:02:45 +0000238#define CONFIG_MPC85XX_FEC 1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500239#define CONFIG_MPC85XX_FEC_NAME "FEC"
wdenk9aea9532004-08-01 23:02:45 +0000240#define FEC_PHY_ADDR 3
wdenk0ac6f8b2004-07-09 23:27:13 +0000241#define FEC_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500242#define FEC_FLAGS 0
Jon Loeliger288693a2005-07-25 12:14:54 -0500243#endif
wdenk9aea9532004-08-01 23:02:45 +0000244
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500245/* Options are: TSEC[0-1], FEC */
246#define CONFIG_ETHPRIME "TSEC0"
wdenk0ac6f8b2004-07-09 23:27:13 +0000247
248#endif /* CONFIG_TSEC_ENET */
249
wdenk0ac6f8b2004-07-09 23:27:13 +0000250/*
251 * Environment
252 */
wdenk42d1f032003-10-15 23:53:47 +0000253
wdenk0ac6f8b2004-07-09 23:27:13 +0000254#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200255#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
wdenk42d1f032003-10-15 23:53:47 +0000256
Jon Loeliger2835e512007-06-13 13:22:08 -0500257/*
Jon Loeliger659e2f62007-07-10 09:10:49 -0500258 * BOOTP options
259 */
260#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeliger659e2f62007-07-10 09:10:49 -0500261
wdenk42d1f032003-10-15 23:53:47 +0000262/*
263 * Miscellaneous configurable options
264 */
wdenk0ac6f8b2004-07-09 23:27:13 +0000265
wdenk42d1f032003-10-15 23:53:47 +0000266/*
267 * For booting Linux, the board info and command line data
Kumar Galaa832ac42011-04-28 10:13:41 -0500268 * have to be in the first 64 MB of memory, since this is
wdenk42d1f032003-10-15 23:53:47 +0000269 * the maximum mapped by the Linux kernel during initialization.
270 */
Kumar Galaa832ac42011-04-28 10:13:41 -0500271#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
272#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
wdenk42d1f032003-10-15 23:53:47 +0000273
wdenk9aea9532004-08-01 23:02:45 +0000274/*
275 * Environment Configuration
276 */
wdenk0ac6f8b2004-07-09 23:27:13 +0000277
278/* The mac addresses for all ethernet interface */
wdenk42d1f032003-10-15 23:53:47 +0000279#if defined(CONFIG_TSEC_ENET)
Andy Fleming10327dc2007-08-16 16:35:02 -0500280#define CONFIG_HAS_ETH0
wdenke2ffd592004-12-31 09:32:47 +0000281#define CONFIG_HAS_ETH1
wdenke2ffd592004-12-31 09:32:47 +0000282#define CONFIG_HAS_ETH2
wdenk42d1f032003-10-15 23:53:47 +0000283#endif
284
wdenk0ac6f8b2004-07-09 23:27:13 +0000285#define CONFIG_IPADDR 192.168.1.253
286
Mario Six5bc05432018-03-28 14:38:20 +0200287#define CONFIG_HOSTNAME "unknown"
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000288#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000289#define CONFIG_BOOTFILE "your.uImage"
wdenk0ac6f8b2004-07-09 23:27:13 +0000290
291#define CONFIG_SERVERIP 192.168.1.1
292#define CONFIG_GATEWAYIP 192.168.1.1
293#define CONFIG_NETMASK 255.255.255.0
294
wdenk9aea9532004-08-01 23:02:45 +0000295#define CONFIG_EXTRA_ENV_SETTINGS \
wdenk0ac6f8b2004-07-09 23:27:13 +0000296 "netdev=eth0\0" \
297 "consoledev=ttyS0\0" \
Andy Flemingd3ec0d92007-05-10 17:50:01 -0500298 "ramdiskaddr=1000000\0" \
Andy Fleming8272dc22006-09-13 10:33:35 -0500299 "ramdiskfile=your.ramdisk.u-boot\0" \
300 "fdtaddr=400000\0" \
301 "fdtfile=your.fdt.dtb\0"
wdenk0ac6f8b2004-07-09 23:27:13 +0000302
wdenk42d1f032003-10-15 23:53:47 +0000303#endif /* __CONFIG_H */