blob: 6d8effea74465fe68257b85540ba647abe02a5e2 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
York Sune2b65ea2015-03-20 19:28:24 -07002/*
Yangbo Lu34f39ce2021-06-03 10:51:19 +08003 * Copyright 2017, 2019-2021 NXP
York Sune2b65ea2015-03-20 19:28:24 -07004 * Copyright 2015 Freescale Semiconductor
York Sune2b65ea2015-03-20 19:28:24 -07005 */
6
7#ifndef __LS2_RDB_H
8#define __LS2_RDB_H
9
Prabhakar Kushwaha44937212015-11-09 16:42:07 +053010#include "ls2080a_common.h"
York Sune2b65ea2015-03-20 19:28:24 -070011
Priyanka Jain89a168f2017-04-28 10:41:35 +053012#ifdef CONFIG_FSL_QSPI
Priyanka Jain3049a582017-04-27 15:08:07 +053013#ifdef CONFIG_TARGET_LS2081ARDB
14#define CONFIG_QIXIS_I2C_ACCESS
15#endif
Chuanhua Han654e4e72019-07-22 16:36:42 +080016#endif
Priyanka Jain89a168f2017-04-28 10:41:35 +053017
Rai Harnindered2530d2016-03-23 17:04:38 +053018#define I2C_MUX_CH_VOL_MONITOR 0xa
19#define I2C_VOL_MONITOR_ADDR 0x38
Rai Harnindered2530d2016-03-23 17:04:38 +053020
Rai Harnindered2530d2016-03-23 17:04:38 +053021/* step the IR regulator in 5mV increments */
22#define IR_VDD_STEP_DOWN 5
23#define IR_VDD_STEP_UP 5
24/* The lowest and highest voltage allowed for LS2080ARDB */
25#define VDD_MV_MIN 819
26#define VDD_MV_MAX 1212
27
Tom Rini2f8a6db2021-12-14 13:36:40 -050028#define COUNTER_FREQUENCY_REAL (get_board_sys_clk()/4)
York Sune2b65ea2015-03-20 19:28:24 -070029
York Sune2b65ea2015-03-20 19:28:24 -070030#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
31#define SPD_EEPROM_ADDRESS1 0x51
32#define SPD_EEPROM_ADDRESS2 0x52
York Sunfc7b3852015-05-28 14:54:09 +053033#define SPD_EEPROM_ADDRESS3 0x53
34#define SPD_EEPROM_ADDRESS4 0x54
York Sune2b65ea2015-03-20 19:28:24 -070035#define SPD_EEPROM_ADDRESS5 0x55
36#define SPD_EEPROM_ADDRESS6 0x56 /* dummy address */
37#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
38#define CONFIG_SYS_SPD_BUS_NUM 0 /* SPD on I2C bus 0 */
39#define CONFIG_DIMM_SLOTS_PER_CTLR 2
40#define CONFIG_CHIP_SELECTS_PER_CTRL 4
Prabhakar Kushwaha44937212015-11-09 16:42:07 +053041#ifdef CONFIG_SYS_FSL_HAS_DP_DDR
York Sune2b65ea2015-03-20 19:28:24 -070042#define CONFIG_DP_DDR_DIMM_SLOTS_PER_CTLR 1
Prabhakar Kushwaha44937212015-11-09 16:42:07 +053043#endif
York Sune2b65ea2015-03-20 19:28:24 -070044
Tang Yuantian989c5f02015-12-09 15:32:18 +080045/* SATA */
Tang Yuantian989c5f02015-12-09 15:32:18 +080046#define CONFIG_SCSI_AHCI_PLAT
Tang Yuantian989c5f02015-12-09 15:32:18 +080047
48#define CONFIG_SYS_SATA1 AHCI_BASE_ADDR1
49#define CONFIG_SYS_SATA2 AHCI_BASE_ADDR2
50
51#define CONFIG_SYS_SCSI_MAX_SCSI_ID 1
52#define CONFIG_SYS_SCSI_MAX_LUN 1
53#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
54 CONFIG_SYS_SCSI_MAX_LUN)
Rajesh Bhagat9570df02018-12-27 04:37:59 +000055
56#if !defined(CONFIG_FSL_QSPI) || defined(CONFIG_TFABOOT)
York Sune2b65ea2015-03-20 19:28:24 -070057
58#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
59#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
60#define CONFIG_SYS_NOR_AMASK_EARLY IFC_AMASK(64*1024*1024)
61
62#define CONFIG_SYS_NOR0_CSPR \
63 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
64 CSPR_PORT_SIZE_16 | \
65 CSPR_MSEL_NOR | \
66 CSPR_V)
67#define CONFIG_SYS_NOR0_CSPR_EARLY \
68 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_EARLY) | \
69 CSPR_PORT_SIZE_16 | \
70 CSPR_MSEL_NOR | \
71 CSPR_V)
72#define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(12)
73#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
74 FTIM0_NOR_TEADC(0x5) | \
75 FTIM0_NOR_TEAHC(0x5))
76#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
77 FTIM1_NOR_TRAD_NOR(0x1a) |\
78 FTIM1_NOR_TSEQRAD_NOR(0x13))
79#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
80 FTIM2_NOR_TCH(0x4) | \
81 FTIM2_NOR_TWPH(0x0E) | \
82 FTIM2_NOR_TWP(0x1c))
83#define CONFIG_SYS_NOR_FTIM3 0x04000000
84#define CONFIG_SYS_IFC_CCR 0x01000000
85
Masahiro Yamadae856bdc2017-02-11 22:43:54 +090086#ifdef CONFIG_MTD_NOR_FLASH
York Sune2b65ea2015-03-20 19:28:24 -070087#define CONFIG_SYS_FLASH_QUIET_TEST
88#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
89
York Sune2b65ea2015-03-20 19:28:24 -070090#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
91#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
92#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
93
94#define CONFIG_SYS_FLASH_EMPTY_INFO
95#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE,\
96 CONFIG_SYS_FLASH_BASE + 0x40000000}
97#endif
98
York Sune2b65ea2015-03-20 19:28:24 -070099#define CONFIG_SYS_NAND_MAX_ECCPOS 256
100#define CONFIG_SYS_NAND_MAX_OOBFREE 2
101
York Sune2b65ea2015-03-20 19:28:24 -0700102#define CONFIG_SYS_NAND_CSPR_EXT (0x0)
103#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
104 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
105 | CSPR_MSEL_NAND /* MSEL = NAND */ \
106 | CSPR_V)
107#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024)
108
109#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
110 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
111 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
112 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
113 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
114 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
115 | CSOR_NAND_PB(128)) /* Pages Per Block 128*/
116
York Sune2b65ea2015-03-20 19:28:24 -0700117/* ONFI NAND Flash mode0 Timing Params */
118#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x0e) | \
119 FTIM0_NAND_TWP(0x30) | \
120 FTIM0_NAND_TWCHT(0x0e) | \
121 FTIM0_NAND_TWH(0x14))
122#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x64) | \
123 FTIM1_NAND_TWBE(0xab) | \
124 FTIM1_NAND_TRR(0x1c) | \
125 FTIM1_NAND_TRP(0x30))
126#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x1e) | \
127 FTIM2_NAND_TREH(0x14) | \
128 FTIM2_NAND_TWHRE(0x3c))
129#define CONFIG_SYS_NAND_FTIM3 0x0
130
131#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
132#define CONFIG_SYS_MAX_NAND_DEVICE 1
133#define CONFIG_MTD_NAND_VERIFY_WRITE
York Sune2b65ea2015-03-20 19:28:24 -0700134
York Sune2b65ea2015-03-20 19:28:24 -0700135#define CONFIG_FSL_QIXIS /* use common QIXIS code */
136#define QIXIS_LBMAP_SWITCH 0x06
137#define QIXIS_LBMAP_MASK 0x0f
138#define QIXIS_LBMAP_SHIFT 0
139#define QIXIS_LBMAP_DFLTBANK 0x00
140#define QIXIS_LBMAP_ALTBANK 0x04
Scott Wood32eda7c2015-03-24 13:25:03 -0700141#define QIXIS_LBMAP_NAND 0x09
York Sune2b65ea2015-03-20 19:28:24 -0700142#define QIXIS_RST_CTL_RESET 0x31
143#define QIXIS_RST_CTL_RESET_EN 0x30
144#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
145#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
146#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
Scott Wood32eda7c2015-03-24 13:25:03 -0700147#define QIXIS_RCW_SRC_NAND 0x119
York Sune2b65ea2015-03-20 19:28:24 -0700148#define QIXIS_RST_FORCE_MEM 0x01
149
150#define CONFIG_SYS_CSPR3_EXT (0x0)
151#define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \
152 | CSPR_PORT_SIZE_8 \
153 | CSPR_MSEL_GPCM \
154 | CSPR_V)
155#define CONFIG_SYS_CSPR3_FINAL (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
156 | CSPR_PORT_SIZE_8 \
157 | CSPR_MSEL_GPCM \
158 | CSPR_V)
159
160#define CONFIG_SYS_AMASK3 IFC_AMASK(64*1024)
161#define CONFIG_SYS_CSOR3 CSOR_GPCM_ADM_SHIFT(12)
162/* QIXIS Timing parameters for IFC CS3 */
163#define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
164 FTIM0_GPCM_TEADC(0x0e) | \
165 FTIM0_GPCM_TEAHC(0x0e))
166#define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
167 FTIM1_GPCM_TRAD(0x3f))
168#define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
169 FTIM2_GPCM_TCH(0xf) | \
170 FTIM2_GPCM_TWP(0x3E))
171#define CONFIG_SYS_CS3_FTIM3 0x0
172
Miquel Raynal88718be2019-10-03 19:50:03 +0200173#if defined(CONFIG_SPL) && defined(CONFIG_MTD_RAW_NAND)
Scott Wood32eda7c2015-03-24 13:25:03 -0700174#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT
175#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR0_CSPR_EARLY
176#define CONFIG_SYS_CSPR2_FINAL CONFIG_SYS_NOR0_CSPR
177#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
178#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
179#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
180#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
181#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
182#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
183#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
184#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
185#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
186#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
187#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
188#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
189#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
190#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
191
Scott Wood32eda7c2015-03-24 13:25:03 -0700192#define CONFIG_SPL_PAD_TO 0x80000
Scott Wood32eda7c2015-03-24 13:25:03 -0700193#define CONFIG_SYS_NAND_U_BOOT_SIZE (512 * 1024)
194#else
York Sune2b65ea2015-03-20 19:28:24 -0700195#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
196#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR_EARLY
197#define CONFIG_SYS_CSPR0_FINAL CONFIG_SYS_NOR0_CSPR
198#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
199#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
200#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
201#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
202#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
203#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
204#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
205#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
206#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
207#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
208#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
209#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
210#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
211#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
Rajesh Bhagat9570df02018-12-27 04:37:59 +0000212#endif
Scott Wood32eda7c2015-03-24 13:25:03 -0700213
York Sune2b65ea2015-03-20 19:28:24 -0700214/* Debug Server firmware */
215#define CONFIG_SYS_DEBUG_SERVER_FW_IN_NOR
216#define CONFIG_SYS_DEBUG_SERVER_FW_ADDR 0x580D00000ULL
Priyanka Jain89a168f2017-04-28 10:41:35 +0530217#endif
York Sune2b65ea2015-03-20 19:28:24 -0700218#define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
219
Priyanka Jain3049a582017-04-27 15:08:07 +0530220#ifdef CONFIG_TARGET_LS2081ARDB
221#define CONFIG_FSL_QIXIS /* use common QIXIS code */
222#define QIXIS_QMAP_MASK 0x07
223#define QIXIS_QMAP_SHIFT 5
224#define QIXIS_LBMAP_DFLTBANK 0x00
225#define QIXIS_LBMAP_QSPI 0x00
226#define QIXIS_RCW_SRC_QSPI 0x62
227#define QIXIS_LBMAP_ALTBANK 0x20
228#define QIXIS_RST_CTL_RESET 0x31
229#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
230#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
231#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
232#define QIXIS_LBMAP_MASK 0x0f
233#define QIXIS_RST_CTL_RESET_EN 0x30
234#endif
235
York Sune2b65ea2015-03-20 19:28:24 -0700236/*
237 * I2C
238 */
Priyanka Jain3049a582017-04-27 15:08:07 +0530239#ifdef CONFIG_TARGET_LS2081ARDB
240#define CONFIG_SYS_I2C_FPGA_ADDR 0x66
241#endif
Prabhakar Kushwaha40123502015-05-28 14:54:01 +0530242#define I2C_MUX_PCA_ADDR 0x75
243#define I2C_MUX_PCA_ADDR_PRI 0x75 /* Primary Mux*/
York Sune2b65ea2015-03-20 19:28:24 -0700244
245/* I2C bus multiplexer */
246#define I2C_MUX_CH_DEFAULT 0x8
247
Haikun Wang0c42a8d2015-07-03 16:51:35 +0800248/* SPI */
Haikun Wang0c42a8d2015-07-03 16:51:35 +0800249
York Sune2b65ea2015-03-20 19:28:24 -0700250/*
251 * RTC configuration
252 */
253#define RTC
Priyanka Jain3049a582017-04-27 15:08:07 +0530254#ifdef CONFIG_TARGET_LS2081ARDB
Priyanka Jain3049a582017-04-27 15:08:07 +0530255#define CONFIG_SYS_I2C_RTC_ADDR 0x51
256#else
York Sune2b65ea2015-03-20 19:28:24 -0700257#define CONFIG_RTC_DS3231 1
258#define CONFIG_SYS_I2C_RTC_ADDR 0x68
Priyanka Jain3049a582017-04-27 15:08:07 +0530259#endif
York Sune2b65ea2015-03-20 19:28:24 -0700260
261/* EEPROM */
York Sune2b65ea2015-03-20 19:28:24 -0700262#define CONFIG_SYS_I2C_EEPROM_NXID
263#define CONFIG_SYS_EEPROM_BUS_NUM 0
York Sune2b65ea2015-03-20 19:28:24 -0700264
York Sune2b65ea2015-03-20 19:28:24 -0700265#define CONFIG_FSL_MEMAC
York Sune2b65ea2015-03-20 19:28:24 -0700266
267#ifdef CONFIG_PCI
York Sune2b65ea2015-03-20 19:28:24 -0700268#define CONFIG_PCI_SCAN_SHOW
York Sune2b65ea2015-03-20 19:28:24 -0700269#endif
270
Alexander Grafb99ebaf2016-11-17 01:03:02 +0100271#define BOOT_TARGET_DEVICES(func) \
272 func(USB, usb, 0) \
273 func(MMC, mmc, 0) \
Mian Yousaf Kaukabe0db2f42019-01-29 16:38:34 +0100274 func(SCSI, scsi, 0) \
275 func(DHCP, dhcp, na)
Alexander Grafb99ebaf2016-11-17 01:03:02 +0100276#include <config_distro_bootcmd.h>
277
Rajesh Bhagat9570df02018-12-27 04:37:59 +0000278#ifdef CONFIG_TFABOOT
Kuldeep Singh6596e2e2020-02-07 22:09:09 +0530279#define QSPI_MC_INIT_CMD \
280 "sf probe 0:0; " \
281 "sf read 0x80640000 0x640000 0x80000; " \
282 "env exists secureboot && " \
283 "esbc_validate 0x80640000 && " \
284 "esbc_validate 0x80680000; " \
Priyanka Jain93f8ee82021-07-19 15:07:49 +0530285 "sf read 0x80a00000 0xa00000 0x200000; " \
Kuldeep Singh6596e2e2020-02-07 22:09:09 +0530286 "sf read 0x80e00000 0xe00000 0x100000; " \
287 "fsl_mc start mc 0x80a00000 0x80e00000 \0"
Rajesh Bhagat9570df02018-12-27 04:37:59 +0000288#define SD_MC_INIT_CMD \
Priyanka Jain93f8ee82021-07-19 15:07:49 +0530289 "mmcinfo;mmc read 0x80a00000 0x5000 0x1000;" \
Wasim Khan196fa2e2019-06-10 10:17:29 +0000290 "mmc read 0x80e00000 0x7000 0x800;" \
Rajesh Bhagat9570df02018-12-27 04:37:59 +0000291 "env exists secureboot && " \
Priyanka Singh8526a582020-01-22 10:32:38 +0000292 "mmc read 0x80640000 0x3200 0x20 && " \
293 "mmc read 0x80680000 0x3400 0x20 && " \
294 "esbc_validate 0x80640000 && " \
295 "esbc_validate 0x80680000 ;" \
Wasim Khan196fa2e2019-06-10 10:17:29 +0000296 "fsl_mc start mc 0x80a00000 0x80e00000\0"
Rajesh Bhagat9570df02018-12-27 04:37:59 +0000297#define IFC_MC_INIT_CMD \
298 "env exists secureboot && " \
Priyanka Singh8526a582020-01-22 10:32:38 +0000299 "esbc_validate 0x580640000 && " \
300 "esbc_validate 0x580680000; " \
Rajesh Bhagat9570df02018-12-27 04:37:59 +0000301 "fsl_mc start mc 0x580a00000 0x580e00000 \0"
302#else
Priyanka Jain89a168f2017-04-28 10:41:35 +0530303#ifdef CONFIG_QSPI_BOOT
Kuldeep Singh6596e2e2020-02-07 22:09:09 +0530304#define MC_INIT_CMD \
305 "mcinitcmd=sf probe 0:0; " \
306 "sf read 0x80640000 0x640000 0x80000; " \
307 "env exists secureboot && " \
308 "esbc_validate 0x80640000 && " \
309 "esbc_validate 0x80680000; " \
Priyanka Jain93f8ee82021-07-19 15:07:49 +0530310 "sf read 0x80a00000 0xa00000 0x200000; " \
Kuldeep Singh6596e2e2020-02-07 22:09:09 +0530311 "sf read 0x80e00000 0xe00000 0x100000; " \
312 "fsl_mc start mc 0x80a00000 0x80e00000 \0"
Shengzhou Liubc085542017-11-09 17:57:58 +0800313#elif defined(CONFIG_SD_BOOT)
314#define MC_INIT_CMD \
Priyanka Jain93f8ee82021-07-19 15:07:49 +0530315 "mcinitcmd=mmcinfo;mmc read 0x80a00000 0x5000 0x1000;" \
316 "mmc read 0x80e00000 0x7000 0x800;" \
Shengzhou Liubc085542017-11-09 17:57:58 +0800317 "env exists secureboot && " \
Priyanka Singh8526a582020-01-22 10:32:38 +0000318 "mmc read 0x80640000 0x3200 0x20 && " \
319 "mmc read 0x80680000 0x3400 0x20 && " \
320 "esbc_validate 0x80640000 && " \
321 "esbc_validate 0x80680000 ;" \
Priyanka Jain93f8ee82021-07-19 15:07:49 +0530322 "fsl_mc start mc 0x80a00000 0x80e00000\0" \
Shengzhou Liubc085542017-11-09 17:57:58 +0800323 "mcmemsize=0x70000000\0"
Udit Agarwal9ed44782017-01-06 15:58:57 +0530324#else
VINITHA PILLAIec857212017-06-12 09:43:45 +0530325#define MC_INIT_CMD \
326 "mcinitcmd=env exists secureboot && " \
Priyanka Singh8526a582020-01-22 10:32:38 +0000327 "esbc_validate 0x580640000 && " \
328 "esbc_validate 0x580680000; " \
VINITHA PILLAIec857212017-06-12 09:43:45 +0530329 "fsl_mc start mc 0x580a00000 0x580e00000 \0"
Priyanka Jain89a168f2017-04-28 10:41:35 +0530330#endif
Rajesh Bhagat9570df02018-12-27 04:37:59 +0000331#endif
Udit Agarwal9ed44782017-01-06 15:58:57 +0530332
York Sune2b65ea2015-03-20 19:28:24 -0700333/* Initial environment variables */
Yangbo Lu8b064602015-03-20 19:28:31 -0700334#undef CONFIG_EXTRA_ENV_SETTINGS
Rajesh Bhagat9570df02018-12-27 04:37:59 +0000335#ifdef CONFIG_TFABOOT
336#define CONFIG_EXTRA_ENV_SETTINGS \
337 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
338 "ramdisk_addr=0x800000\0" \
339 "ramdisk_size=0x2000000\0" \
340 "fdt_high=0xa0000000\0" \
341 "initrd_high=0xffffffffffffffff\0" \
342 "fdt_addr=0x64f00000\0" \
343 "kernel_addr=0x581000000\0" \
344 "kernel_start=0x1000000\0" \
345 "kernelheader_start=0x800000\0" \
346 "scriptaddr=0x80000000\0" \
347 "scripthdraddr=0x80080000\0" \
348 "fdtheader_addr_r=0x80100000\0" \
349 "kernelheader_addr_r=0x80200000\0" \
Priyanka Singh8526a582020-01-22 10:32:38 +0000350 "kernelheader_addr=0x580600000\0" \
Rajesh Bhagat9570df02018-12-27 04:37:59 +0000351 "kernel_addr_r=0x81000000\0" \
352 "kernelheader_size=0x40000\0" \
353 "fdt_addr_r=0x90000000\0" \
354 "load_addr=0xa0000000\0" \
355 "kernel_size=0x2800000\0" \
356 "kernel_addr_sd=0x8000\0" \
357 "kernel_size_sd=0x14000\0" \
358 "console=ttyAMA0,38400n8\0" \
359 "mcmemsize=0x70000000\0" \
360 "sd_bootcmd=echo Trying load from SD ..;" \
361 "mmcinfo; mmc read $load_addr " \
362 "$kernel_addr_sd $kernel_size_sd && " \
363 "bootm $load_addr#$board\0" \
364 QSPI_MC_INIT_CMD \
365 BOOTENV \
366 "boot_scripts=ls2088ardb_boot.scr\0" \
367 "boot_script_hdr=hdr_ls2088ardb_bs.out\0" \
368 "scan_dev_for_boot_part=" \
369 "part list ${devtype} ${devnum} devplist; " \
370 "env exists devplist || setenv devplist 1; " \
371 "for distro_bootpart in ${devplist}; do " \
372 "if fstype ${devtype} " \
373 "${devnum}:${distro_bootpart} " \
374 "bootfstype; then " \
375 "run scan_dev_for_boot; " \
376 "fi; " \
377 "done\0" \
Rajesh Bhagat9570df02018-12-27 04:37:59 +0000378 "boot_a_script=" \
379 "load ${devtype} ${devnum}:${distro_bootpart} " \
380 "${scriptaddr} ${prefix}${script}; " \
381 "env exists secureboot && load ${devtype} " \
382 "${devnum}:${distro_bootpart} " \
383 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
384 "&& esbc_validate ${scripthdraddr};" \
385 "source ${scriptaddr}\0" \
386 "qspi_bootcmd=echo Trying load from qspi..;" \
387 "sf probe && sf read $load_addr " \
388 "$kernel_start $kernel_size ; env exists secureboot &&" \
389 "sf read $kernelheader_addr_r $kernelheader_start " \
390 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
391 " bootm $load_addr#$board\0" \
392 "nor_bootcmd=echo Trying load from nor..;" \
393 "cp.b $kernel_addr $load_addr " \
394 "$kernel_size ; env exists secureboot && " \
395 "cp.b $kernelheader_addr $kernelheader_addr_r " \
396 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
397 "bootm $load_addr#$board\0"
398#else
Alexander Grafb99ebaf2016-11-17 01:03:02 +0100399#define CONFIG_EXTRA_ENV_SETTINGS \
York Sune2b65ea2015-03-20 19:28:24 -0700400 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
Alexander Grafb99ebaf2016-11-17 01:03:02 +0100401 "ramdisk_addr=0x800000\0" \
Prabhakar Kushwaha3484d952015-05-28 14:53:54 +0530402 "ramdisk_size=0x2000000\0" \
403 "fdt_high=0xa0000000\0" \
404 "initrd_high=0xffffffffffffffff\0" \
Zhang Ying-224550a09d202017-06-05 11:07:18 +0800405 "fdt_addr=0x64f00000\0" \
Vinitha V Pillai3386c732018-02-27 12:57:31 +0530406 "kernel_addr=0x581000000\0" \
VINITHA PILLAIec857212017-06-12 09:43:45 +0530407 "kernel_start=0x1000000\0" \
Priyanka Singh8526a582020-01-22 10:32:38 +0000408 "kernelheader_start=0x600000\0" \
Zhang Ying-224550a09d202017-06-05 11:07:18 +0800409 "scriptaddr=0x80000000\0" \
VINITHA PILLAIec857212017-06-12 09:43:45 +0530410 "scripthdraddr=0x80080000\0" \
Zhang Ying-224550a09d202017-06-05 11:07:18 +0800411 "fdtheader_addr_r=0x80100000\0" \
412 "kernelheader_addr_r=0x80200000\0" \
Priyanka Singh8526a582020-01-22 10:32:38 +0000413 "kernelheader_addr=0x580600000\0" \
Zhang Ying-224550a09d202017-06-05 11:07:18 +0800414 "kernel_addr_r=0x81000000\0" \
VINITHA PILLAIec857212017-06-12 09:43:45 +0530415 "kernelheader_size=0x40000\0" \
Zhang Ying-224550a09d202017-06-05 11:07:18 +0800416 "fdt_addr_r=0x90000000\0" \
417 "load_addr=0xa0000000\0" \
Prabhakar Kushwaha3484d952015-05-28 14:53:54 +0530418 "kernel_size=0x2800000\0" \
Shengzhou Liubc085542017-11-09 17:57:58 +0800419 "kernel_addr_sd=0x8000\0" \
420 "kernel_size_sd=0x14000\0" \
Zhang Ying-224550a09d202017-06-05 11:07:18 +0800421 "console=ttyAMA0,38400n8\0" \
Priyanka Jain8472d872017-08-29 15:20:37 +0530422 "mcmemsize=0x70000000\0" \
Shengzhou Liubc085542017-11-09 17:57:58 +0800423 "sd_bootcmd=echo Trying load from SD ..;" \
424 "mmcinfo; mmc read $load_addr " \
425 "$kernel_addr_sd $kernel_size_sd && " \
426 "bootm $load_addr#$board\0" \
VINITHA PILLAIec857212017-06-12 09:43:45 +0530427 MC_INIT_CMD \
Zhang Ying-224550a09d202017-06-05 11:07:18 +0800428 BOOTENV \
429 "boot_scripts=ls2088ardb_boot.scr\0" \
VINITHA PILLAIec857212017-06-12 09:43:45 +0530430 "boot_script_hdr=hdr_ls2088ardb_bs.out\0" \
Zhang Ying-224550a09d202017-06-05 11:07:18 +0800431 "scan_dev_for_boot_part=" \
432 "part list ${devtype} ${devnum} devplist; " \
433 "env exists devplist || setenv devplist 1; " \
434 "for distro_bootpart in ${devplist}; do " \
435 "if fstype ${devtype} " \
436 "${devnum}:${distro_bootpart} " \
437 "bootfstype; then " \
438 "run scan_dev_for_boot; " \
439 "fi; " \
440 "done\0" \
VINITHA PILLAIec857212017-06-12 09:43:45 +0530441 "boot_a_script=" \
442 "load ${devtype} ${devnum}:${distro_bootpart} " \
443 "${scriptaddr} ${prefix}${script}; " \
444 "env exists secureboot && load ${devtype} " \
445 "${devnum}:${distro_bootpart} " \
Vinitha V Pillai78c58082019-04-23 05:52:17 +0000446 "${scripthdraddr} ${prefix}${boot_script_hdr}; " \
447 "env exists secureboot " \
VINITHA PILLAIec857212017-06-12 09:43:45 +0530448 "&& esbc_validate ${scripthdraddr};" \
449 "source ${scriptaddr}\0" \
Zhang Ying-224550a09d202017-06-05 11:07:18 +0800450 "qspi_bootcmd=echo Trying load from qspi..;" \
451 "sf probe && sf read $load_addr " \
VINITHA PILLAIec857212017-06-12 09:43:45 +0530452 "$kernel_start $kernel_size ; env exists secureboot &&" \
453 "sf read $kernelheader_addr_r $kernelheader_start " \
454 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
Zhang Ying-224550a09d202017-06-05 11:07:18 +0800455 " bootm $load_addr#$board\0" \
456 "nor_bootcmd=echo Trying load from nor..;" \
457 "cp.b $kernel_addr $load_addr " \
VINITHA PILLAIec857212017-06-12 09:43:45 +0530458 "$kernel_size ; env exists secureboot && " \
459 "cp.b $kernelheader_addr $kernelheader_addr_r " \
460 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
461 "bootm $load_addr#$board\0"
Rajesh Bhagat9570df02018-12-27 04:37:59 +0000462#endif
Prabhakar Kushwaha3484d952015-05-28 14:53:54 +0530463
Rajesh Bhagat9570df02018-12-27 04:37:59 +0000464#ifdef CONFIG_TFABOOT
465#define QSPI_NOR_BOOTCOMMAND \
Kuldeep Singh934eb602020-02-07 22:15:18 +0530466 "sf probe 0:0; " \
467 "sf read 0x806c0000 0x6c0000 0x40000; " \
Rajesh Bhagat9570df02018-12-27 04:37:59 +0000468 "env exists mcinitcmd && env exists secureboot "\
Kuldeep Singh934eb602020-02-07 22:15:18 +0530469 "&& esbc_validate 0x806c0000; " \
470 "sf read 0x80d00000 0xd00000 0x100000; " \
Rajesh Bhagat9570df02018-12-27 04:37:59 +0000471 "env exists mcinitcmd && " \
Kuldeep Singh934eb602020-02-07 22:15:18 +0530472 "fsl_mc lazyapply dpl 0x80d00000; " \
Rajesh Bhagat9570df02018-12-27 04:37:59 +0000473 "run distro_bootcmd;run qspi_bootcmd; " \
474 "env exists secureboot && esbc_halt;"
475
476/* Try to boot an on-SD kernel first, then do normal distro boot */
477#define SD_BOOTCOMMAND \
478 "env exists mcinitcmd && env exists secureboot "\
Priyanka Singh8526a582020-01-22 10:32:38 +0000479 "&& mmcinfo && mmc read $load_addr 0x3600 0x800 " \
Rajesh Bhagat9570df02018-12-27 04:37:59 +0000480 "&& esbc_validate $load_addr; " \
481 "env exists mcinitcmd && run mcinitcmd " \
Wasim Khan196fa2e2019-06-10 10:17:29 +0000482 "&& mmc read 0x80d00000 0x6800 0x800 " \
483 "&& fsl_mc lazyapply dpl 0x80d00000; " \
Rajesh Bhagat9570df02018-12-27 04:37:59 +0000484 "run distro_bootcmd;run sd_bootcmd; " \
485 "env exists secureboot && esbc_halt;"
486
487/* Try to boot an on-NOR kernel first, then do normal distro boot */
488#define IFC_NOR_BOOTCOMMAND \
489 "env exists mcinitcmd && env exists secureboot "\
Priyanka Singh8526a582020-01-22 10:32:38 +0000490 "&& esbc_validate 0x5806C0000; env exists mcinitcmd "\
Rajesh Bhagat9570df02018-12-27 04:37:59 +0000491 "&& fsl_mc lazyapply dpl 0x580d00000;" \
492 "run distro_bootcmd;run nor_bootcmd; " \
493 "env exists secureboot && esbc_halt;"
494#else
Zhang Ying-224550a09d202017-06-05 11:07:18 +0800495#ifdef CONFIG_QSPI_BOOT
496/* Try to boot an on-QSPI kernel first, then do normal distro boot */
Shengzhou Liubc085542017-11-09 17:57:58 +0800497#elif defined(CONFIG_SD_BOOT)
498/* Try to boot an on-SD kernel first, then do normal distro boot */
Zhang Ying-224550a09d202017-06-05 11:07:18 +0800499#else
500/* Try to boot an on-NOR kernel first, then do normal distro boot */
Zhang Ying-224550a09d202017-06-05 11:07:18 +0800501#endif
Rajesh Bhagat9570df02018-12-27 04:37:59 +0000502#endif
Prabhakar Kushwaha3484d952015-05-28 14:53:54 +0530503
Prabhakar Kushwaha3484d952015-05-28 14:53:54 +0530504/* MAC/PHY configuration */
Prabhakar Kushwaha3484d952015-05-28 14:53:54 +0530505#define CORTINA_PHY_ADDR1 0x10
506#define CORTINA_PHY_ADDR2 0x11
507#define CORTINA_PHY_ADDR3 0x12
508#define CORTINA_PHY_ADDR4 0x13
509#define AQ_PHY_ADDR1 0x00
510#define AQ_PHY_ADDR2 0x01
511#define AQ_PHY_ADDR3 0x02
512#define AQ_PHY_ADDR4 0x03
Shaohui Xieabc7d0f2016-01-28 15:38:15 +0800513#define AQR405_IRQ_MASK 0x36
Prabhakar Kushwaha7ad9cc92016-04-19 08:53:42 +0530514#define CONFIG_ETHPRIME "DPMAC1@xgmii"
Prabhakar Kushwaha3484d952015-05-28 14:53:54 +0530515
Saksham Jainfcfdb6d2016-03-23 16:24:35 +0530516#include <asm/fsl_secure_boot.h>
517
York Sune2b65ea2015-03-20 19:28:24 -0700518#endif /* __LS2_RDB_H */