blob: a951a7753d848f7d6b4d7a0483189ec1eaeb115d [file] [log] [blame]
Stephan Linz09aac752012-07-29 00:25:35 +02001/*
2 * Xilinx SPI driver
3 *
Jagan Tekia7b6ef02015-06-27 00:51:27 +05304 * Supports 8 bit SPI transfers only, with or w/o FIFO
Stephan Linz09aac752012-07-29 00:25:35 +02005 *
Jagan Tekia7b6ef02015-06-27 00:51:27 +05306 * Based on bfin_spi.c, by way of altera_spi.c
Jagan Teki9505c362015-06-29 13:15:18 +05307 * Copyright (c) 2015 Jagan Teki <jteki@openedev.com>
Stephan Linz09aac752012-07-29 00:25:35 +02008 * Copyright (c) 2012 Stephan Linz <linz@li-pro.net>
Jagan Tekia7b6ef02015-06-27 00:51:27 +05309 * Copyright (c) 2010 Graeme Smecher <graeme.smecher@mail.mcgill.ca>
10 * Copyright (c) 2010 Thomas Chou <thomas@wytron.com.tw>
11 * Copyright (c) 2005-2008 Analog Devices Inc.
Stephan Linz09aac752012-07-29 00:25:35 +020012 *
Jagannadha Sutradharudu Tekie7b1e452013-10-14 13:31:24 +053013 * SPDX-License-Identifier: GPL-2.0+
Stephan Linz09aac752012-07-29 00:25:35 +020014 */
Jagan Tekia7b6ef02015-06-27 00:51:27 +053015
Stephan Linz09aac752012-07-29 00:25:35 +020016#include <config.h>
17#include <common.h>
Jagan Teki9505c362015-06-29 13:15:18 +053018#include <dm.h>
19#include <errno.h>
Stephan Linz09aac752012-07-29 00:25:35 +020020#include <malloc.h>
21#include <spi.h>
Jagan Teki5f24d122015-06-27 00:51:37 +053022#include <asm/io.h>
Stephan Linz09aac752012-07-29 00:25:35 +020023
Jagan Tekif93542a2015-06-27 00:51:26 +053024/*
Jagan Tekia7b6ef02015-06-27 00:51:27 +053025 * [0]: http://www.xilinx.com/support/documentation
Jagan Tekif93542a2015-06-27 00:51:26 +053026 *
Jagan Tekia7b6ef02015-06-27 00:51:27 +053027 * Xilinx SPI Register Definitions
Jagan Tekif93542a2015-06-27 00:51:26 +053028 * [1]: [0]/ip_documentation/xps_spi.pdf
29 * page 8, Register Descriptions
30 * [2]: [0]/ip_documentation/axi_spi_ds742.pdf
31 * page 7, Register Overview Table
32 */
Jagan Tekif93542a2015-06-27 00:51:26 +053033
34/* SPI Control Register (spicr), [1] p9, [2] p8 */
Jagan Teki5ea392d2015-10-23 01:39:31 +053035#define SPICR_LSB_FIRST BIT(9)
36#define SPICR_MASTER_INHIBIT BIT(8)
37#define SPICR_MANUAL_SS BIT(7)
38#define SPICR_RXFIFO_RESEST BIT(6)
39#define SPICR_TXFIFO_RESEST BIT(5)
40#define SPICR_CPHA BIT(4)
41#define SPICR_CPOL BIT(3)
42#define SPICR_MASTER_MODE BIT(2)
43#define SPICR_SPE BIT(1)
44#define SPICR_LOOP BIT(0)
Jagan Tekif93542a2015-06-27 00:51:26 +053045
46/* SPI Status Register (spisr), [1] p11, [2] p10 */
Jagan Teki5ea392d2015-10-23 01:39:31 +053047#define SPISR_SLAVE_MODE_SELECT BIT(5)
48#define SPISR_MODF BIT(4)
49#define SPISR_TX_FULL BIT(3)
50#define SPISR_TX_EMPTY BIT(2)
51#define SPISR_RX_FULL BIT(1)
52#define SPISR_RX_EMPTY BIT(0)
Jagan Tekif93542a2015-06-27 00:51:26 +053053
54/* SPI Data Transmit Register (spidtr), [1] p12, [2] p12 */
Jagan Tekid2436302015-10-23 01:03:44 +053055#define SPIDTR_8BIT_MASK GENMASK(7, 0)
56#define SPIDTR_16BIT_MASK GENMASK(15, 0)
57#define SPIDTR_32BIT_MASK GENMASK(31, 0)
Jagan Tekif93542a2015-06-27 00:51:26 +053058
59/* SPI Data Receive Register (spidrr), [1] p12, [2] p12 */
Jagan Tekid2436302015-10-23 01:03:44 +053060#define SPIDRR_8BIT_MASK GENMASK(7, 0)
61#define SPIDRR_16BIT_MASK GENMASK(15, 0)
62#define SPIDRR_32BIT_MASK GENMASK(31, 0)
Jagan Tekif93542a2015-06-27 00:51:26 +053063
64/* SPI Slave Select Register (spissr), [1] p13, [2] p13 */
65#define SPISSR_MASK(cs) (1 << (cs))
66#define SPISSR_ACT(cs) ~SPISSR_MASK(cs)
67#define SPISSR_OFF ~0UL
68
Jagan Tekif93542a2015-06-27 00:51:26 +053069/* SPI Software Reset Register (ssr) */
70#define SPISSR_RESET_VALUE 0x0a
71
Jagan Tekia7b6ef02015-06-27 00:51:27 +053072#define XILSPI_MAX_XFER_BITS 8
73#define XILSPI_SPICR_DFLT_ON (SPICR_MANUAL_SS | SPICR_MASTER_MODE | \
74 SPICR_SPE)
75#define XILSPI_SPICR_DFLT_OFF (SPICR_MASTER_INHIBIT | SPICR_MANUAL_SS)
76
77#ifndef CONFIG_XILINX_SPI_IDLE_VAL
Jagan Tekid2436302015-10-23 01:03:44 +053078#define CONFIG_XILINX_SPI_IDLE_VAL GENMASK(7, 0)
Jagan Tekia7b6ef02015-06-27 00:51:27 +053079#endif
80
81#ifndef CONFIG_SYS_XILINX_SPI_LIST
82#define CONFIG_SYS_XILINX_SPI_LIST { CONFIG_SYS_SPI_BASE }
83#endif
84
85/* xilinx spi register set */
Jagan Teki9505c362015-06-29 13:15:18 +053086struct xilinx_spi_regs {
Jagan Tekia7b6ef02015-06-27 00:51:27 +053087 u32 __space0__[7];
88 u32 dgier; /* Device Global Interrupt Enable Register (DGIER) */
89 u32 ipisr; /* IP Interrupt Status Register (IPISR) */
90 u32 __space1__;
91 u32 ipier; /* IP Interrupt Enable Register (IPIER) */
92 u32 __space2__[5];
93 u32 srr; /* Softare Reset Register (SRR) */
94 u32 __space3__[7];
95 u32 spicr; /* SPI Control Register (SPICR) */
96 u32 spisr; /* SPI Status Register (SPISR) */
97 u32 spidtr; /* SPI Data Transmit Register (SPIDTR) */
98 u32 spidrr; /* SPI Data Receive Register (SPIDRR) */
99 u32 spissr; /* SPI Slave Select Register (SPISSR) */
100 u32 spitfor; /* SPI Transmit FIFO Occupancy Register (SPITFOR) */
101 u32 spirfor; /* SPI Receive FIFO Occupancy Register (SPIRFOR) */
102};
103
Jagan Teki9505c362015-06-29 13:15:18 +0530104/* xilinx spi priv */
105struct xilinx_spi_priv {
106 struct xilinx_spi_regs *regs;
Jagan Tekif93542a2015-06-27 00:51:26 +0530107 unsigned int freq;
108 unsigned int mode;
109};
110
Stephan Linz09aac752012-07-29 00:25:35 +0200111static unsigned long xilinx_spi_base_list[] = CONFIG_SYS_XILINX_SPI_LIST;
Jagan Teki9505c362015-06-29 13:15:18 +0530112static int xilinx_spi_probe(struct udevice *bus)
Stephan Linz09aac752012-07-29 00:25:35 +0200113{
Jagan Teki9505c362015-06-29 13:15:18 +0530114 struct xilinx_spi_priv *priv = dev_get_priv(bus);
115 struct xilinx_spi_regs *regs = priv->regs;
Stephan Linz09aac752012-07-29 00:25:35 +0200116
Jagan Teki9505c362015-06-29 13:15:18 +0530117 priv->regs = (struct xilinx_spi_regs *)xilinx_spi_base_list[bus->seq];
Stephan Linz09aac752012-07-29 00:25:35 +0200118
Jagan Teki9505c362015-06-29 13:15:18 +0530119 writel(SPISSR_RESET_VALUE, &regs->srr);
Stephan Linz09aac752012-07-29 00:25:35 +0200120
Stephan Linz09aac752012-07-29 00:25:35 +0200121 return 0;
122}
123
Jagan Teki9505c362015-06-29 13:15:18 +0530124static void spi_cs_activate(struct udevice *dev, uint cs)
Stephan Linz09aac752012-07-29 00:25:35 +0200125{
Jagan Teki9505c362015-06-29 13:15:18 +0530126 struct udevice *bus = dev_get_parent(dev);
127 struct xilinx_spi_priv *priv = dev_get_priv(bus);
128 struct xilinx_spi_regs *regs = priv->regs;
Stephan Linz09aac752012-07-29 00:25:35 +0200129
Jagan Teki9505c362015-06-29 13:15:18 +0530130 writel(SPISSR_ACT(cs), &regs->spissr);
Stephan Linz09aac752012-07-29 00:25:35 +0200131}
132
Jagan Teki9505c362015-06-29 13:15:18 +0530133static void spi_cs_deactivate(struct udevice *dev)
Stephan Linz09aac752012-07-29 00:25:35 +0200134{
Jagan Teki9505c362015-06-29 13:15:18 +0530135 struct udevice *bus = dev_get_parent(dev);
136 struct xilinx_spi_priv *priv = dev_get_priv(bus);
137 struct xilinx_spi_regs *regs = priv->regs;
138
139 writel(SPISSR_OFF, &regs->spissr);
140}
141
142static int xilinx_spi_claim_bus(struct udevice *dev)
143{
144 struct udevice *bus = dev_get_parent(dev);
145 struct xilinx_spi_priv *priv = dev_get_priv(bus);
146 struct xilinx_spi_regs *regs = priv->regs;
147
148 writel(SPISSR_OFF, &regs->spissr);
149 writel(XILSPI_SPICR_DFLT_ON, &regs->spicr);
150
151 return 0;
152}
153
154static int xilinx_spi_release_bus(struct udevice *dev)
155{
156 struct udevice *bus = dev_get_parent(dev);
157 struct xilinx_spi_priv *priv = dev_get_priv(bus);
158 struct xilinx_spi_regs *regs = priv->regs;
159
160 writel(SPISSR_OFF, &regs->spissr);
161 writel(XILSPI_SPICR_DFLT_OFF, &regs->spicr);
162
163 return 0;
164}
165
166static int xilinx_spi_xfer(struct udevice *dev, unsigned int bitlen,
167 const void *dout, void *din, unsigned long flags)
168{
169 struct udevice *bus = dev_get_parent(dev);
170 struct xilinx_spi_priv *priv = dev_get_priv(bus);
171 struct xilinx_spi_regs *regs = priv->regs;
172 struct dm_spi_slave_platdata *slave_plat = dev_get_parent_platdata(dev);
Stephan Linz09aac752012-07-29 00:25:35 +0200173 /* assume spi core configured to do 8 bit transfers */
174 unsigned int bytes = bitlen / XILSPI_MAX_XFER_BITS;
175 const unsigned char *txp = dout;
176 unsigned char *rxp = din;
177 unsigned rxecount = 17; /* max. 16 elements in FIFO, leftover 1 */
Michal Simek999c39a2014-01-22 09:48:55 +0100178 unsigned global_timeout;
Stephan Linz09aac752012-07-29 00:25:35 +0200179
Jagan Tekia7b6ef02015-06-27 00:51:27 +0530180 debug("spi_xfer: bus:%i cs:%i bitlen:%i bytes:%i flags:%lx\n",
Jagan Teki9505c362015-06-29 13:15:18 +0530181 bus->seq, slave_plat->cs, bitlen, bytes, flags);
Jagan Tekia7b6ef02015-06-27 00:51:27 +0530182
Stephan Linz09aac752012-07-29 00:25:35 +0200183 if (bitlen == 0)
184 goto done;
185
186 if (bitlen % XILSPI_MAX_XFER_BITS) {
Jagan Tekia7b6ef02015-06-27 00:51:27 +0530187 printf("XILSPI warning: Not a multiple of %d bits\n",
188 XILSPI_MAX_XFER_BITS);
Stephan Linz09aac752012-07-29 00:25:35 +0200189 flags |= SPI_XFER_END;
190 goto done;
191 }
192
193 /* empty read buffer */
Jagan Teki9505c362015-06-29 13:15:18 +0530194 while (rxecount && !(readl(&regs->spisr) & SPISR_RX_EMPTY)) {
195 readl(&regs->spidrr);
Stephan Linz09aac752012-07-29 00:25:35 +0200196 rxecount--;
197 }
198
199 if (!rxecount) {
Jagan Tekia7b6ef02015-06-27 00:51:27 +0530200 printf("XILSPI error: Rx buffer not empty\n");
Stephan Linz09aac752012-07-29 00:25:35 +0200201 return -1;
202 }
203
204 if (flags & SPI_XFER_BEGIN)
Jagan Teki9505c362015-06-29 13:15:18 +0530205 spi_cs_activate(dev, slave_plat->cs);
Stephan Linz09aac752012-07-29 00:25:35 +0200206
Michal Simek999c39a2014-01-22 09:48:55 +0100207 /* at least 1usec or greater, leftover 1 */
Jagan Teki9505c362015-06-29 13:15:18 +0530208 global_timeout = priv->freq > XILSPI_MAX_XFER_BITS * 1000000 ? 2 :
209 (XILSPI_MAX_XFER_BITS * 1000000 / priv->freq) + 1;
Stephan Linz09aac752012-07-29 00:25:35 +0200210
Michal Simek999c39a2014-01-22 09:48:55 +0100211 while (bytes--) {
212 unsigned timeout = global_timeout;
Stephan Linz09aac752012-07-29 00:25:35 +0200213 /* get Tx element from data out buffer and count up */
214 unsigned char d = txp ? *txp++ : CONFIG_XILINX_SPI_IDLE_VAL;
Jagan Tekia7b6ef02015-06-27 00:51:27 +0530215 debug("spi_xfer: tx:%x ", d);
Stephan Linz09aac752012-07-29 00:25:35 +0200216
217 /* write out and wait for processing (receive data) */
Jagan Teki9505c362015-06-29 13:15:18 +0530218 writel(d & SPIDTR_8BIT_MASK, &regs->spidtr);
219 while (timeout && readl(&regs->spisr)
Stephan Linz09aac752012-07-29 00:25:35 +0200220 & SPISR_RX_EMPTY) {
221 timeout--;
222 udelay(1);
223 }
224
225 if (!timeout) {
Jagan Tekia7b6ef02015-06-27 00:51:27 +0530226 printf("XILSPI error: Xfer timeout\n");
Stephan Linz09aac752012-07-29 00:25:35 +0200227 return -1;
228 }
229
230 /* read Rx element and push into data in buffer */
Jagan Teki9505c362015-06-29 13:15:18 +0530231 d = readl(&regs->spidrr) & SPIDRR_8BIT_MASK;
Stephan Linz09aac752012-07-29 00:25:35 +0200232 if (rxp)
233 *rxp++ = d;
Jagan Tekia7b6ef02015-06-27 00:51:27 +0530234 debug("spi_xfer: rx:%x\n", d);
Stephan Linz09aac752012-07-29 00:25:35 +0200235 }
236
237 done:
238 if (flags & SPI_XFER_END)
Jagan Teki9505c362015-06-29 13:15:18 +0530239 spi_cs_deactivate(dev);
Stephan Linz09aac752012-07-29 00:25:35 +0200240
241 return 0;
242}
Jagan Teki9505c362015-06-29 13:15:18 +0530243
244static int xilinx_spi_set_speed(struct udevice *bus, uint speed)
245{
246 struct xilinx_spi_priv *priv = dev_get_priv(bus);
247
248 priv->freq = speed;
249
Jagan Tekid5f60732015-09-08 01:26:29 +0530250 debug("xilinx_spi_set_speed: regs=%p, speed=%d\n", priv->regs,
Jagan Teki9505c362015-06-29 13:15:18 +0530251 priv->freq);
252
253 return 0;
254}
255
256static int xilinx_spi_set_mode(struct udevice *bus, uint mode)
257{
258 struct xilinx_spi_priv *priv = dev_get_priv(bus);
259 struct xilinx_spi_regs *regs = priv->regs;
260 uint32_t spicr;
261
262 spicr = readl(&regs->spicr);
Jagan Tekid5f60732015-09-08 01:26:29 +0530263 if (mode & SPI_LSB_FIRST)
Jagan Teki9505c362015-06-29 13:15:18 +0530264 spicr |= SPICR_LSB_FIRST;
Jagan Tekid5f60732015-09-08 01:26:29 +0530265 if (mode & SPI_CPHA)
Jagan Teki9505c362015-06-29 13:15:18 +0530266 spicr |= SPICR_CPHA;
Jagan Tekid5f60732015-09-08 01:26:29 +0530267 if (mode & SPI_CPOL)
Jagan Teki9505c362015-06-29 13:15:18 +0530268 spicr |= SPICR_CPOL;
Jagan Tekid5f60732015-09-08 01:26:29 +0530269 if (mode & SPI_LOOP)
Jagan Teki9505c362015-06-29 13:15:18 +0530270 spicr |= SPICR_LOOP;
271
272 writel(spicr, &regs->spicr);
273 priv->mode = mode;
274
275 debug("xilinx_spi_set_mode: regs=%p, mode=%d\n", priv->regs,
276 priv->mode);
277
278 return 0;
279}
280
281static const struct dm_spi_ops xilinx_spi_ops = {
282 .claim_bus = xilinx_spi_claim_bus,
283 .release_bus = xilinx_spi_release_bus,
284 .xfer = xilinx_spi_xfer,
285 .set_speed = xilinx_spi_set_speed,
286 .set_mode = xilinx_spi_set_mode,
287};
288
289static const struct udevice_id xilinx_spi_ids[] = {
Michal Simek76de51a2015-12-11 12:41:14 +0100290 { .compatible = "xlnx,xps-spi-2.00.a" },
291 { .compatible = "xlnx,xps-spi-2.00.b" },
Jagan Teki9505c362015-06-29 13:15:18 +0530292 { }
293};
294
295U_BOOT_DRIVER(xilinx_spi) = {
296 .name = "xilinx_spi",
297 .id = UCLASS_SPI,
298 .of_match = xilinx_spi_ids,
299 .ops = &xilinx_spi_ops,
300 .priv_auto_alloc_size = sizeof(struct xilinx_spi_priv),
301 .probe = xilinx_spi_probe,
302};