blob: 9bc36f3211b0f5dd4430637c3373c52835c496ff [file] [log] [blame]
Kumar Gala2a6c2d72008-08-26 21:34:55 -05001/*
York Sund2a95682011-01-10 12:02:59 +00002 * Copyright 2008-2011 Freescale Semiconductor, Inc.
Kumar Gala2a6c2d72008-08-26 21:34:55 -05003 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * Version 2 as published by the Free Software Foundation.
7 */
8
9#include <common.h>
10#include <asm/io.h>
11#include <asm/fsl_ddr_sdram.h>
York Sund2a95682011-01-10 12:02:59 +000012#include <asm/processor.h>
Kumar Gala2a6c2d72008-08-26 21:34:55 -050013
14#if (CONFIG_CHIP_SELECTS_PER_CTRL > 4)
15#error Invalid setting for CONFIG_CHIP_SELECTS_PER_CTRL
16#endif
17
18void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
19 unsigned int ctrl_num)
20{
21 unsigned int i;
22 volatile ccsr_ddr_t *ddr;
Poonam_Aggrwal-b10812e1be0d22009-01-04 08:46:38 +053023 u32 temp_sdram_cfg;
Kumar Gala2a6c2d72008-08-26 21:34:55 -050024
25 switch (ctrl_num) {
26 case 0:
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020027 ddr = (void *)CONFIG_SYS_MPC85xx_DDR_ADDR;
Kumar Gala2a6c2d72008-08-26 21:34:55 -050028 break;
29 case 1:
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020030 ddr = (void *)CONFIG_SYS_MPC85xx_DDR2_ADDR;
Kumar Gala2a6c2d72008-08-26 21:34:55 -050031 break;
32 default:
33 printf("%s unexpected ctrl_num = %u\n", __FUNCTION__, ctrl_num);
34 return;
35 }
36
york7fd101c2010-07-02 22:25:54 +000037 out_be32(&ddr->eor, regs->ddr_eor);
38
Kumar Gala2a6c2d72008-08-26 21:34:55 -050039 for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
40 if (i == 0) {
41 out_be32(&ddr->cs0_bnds, regs->cs[i].bnds);
42 out_be32(&ddr->cs0_config, regs->cs[i].config);
43 out_be32(&ddr->cs0_config_2, regs->cs[i].config_2);
44
45 } else if (i == 1) {
46 out_be32(&ddr->cs1_bnds, regs->cs[i].bnds);
47 out_be32(&ddr->cs1_config, regs->cs[i].config);
48 out_be32(&ddr->cs1_config_2, regs->cs[i].config_2);
49
50 } else if (i == 2) {
51 out_be32(&ddr->cs2_bnds, regs->cs[i].bnds);
52 out_be32(&ddr->cs2_config, regs->cs[i].config);
53 out_be32(&ddr->cs2_config_2, regs->cs[i].config_2);
54
55 } else if (i == 3) {
56 out_be32(&ddr->cs3_bnds, regs->cs[i].bnds);
57 out_be32(&ddr->cs3_config, regs->cs[i].config);
58 out_be32(&ddr->cs3_config_2, regs->cs[i].config_2);
59 }
60 }
61
62 out_be32(&ddr->timing_cfg_3, regs->timing_cfg_3);
63 out_be32(&ddr->timing_cfg_0, regs->timing_cfg_0);
64 out_be32(&ddr->timing_cfg_1, regs->timing_cfg_1);
65 out_be32(&ddr->timing_cfg_2, regs->timing_cfg_2);
66 out_be32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2);
67 out_be32(&ddr->sdram_mode, regs->ddr_sdram_mode);
68 out_be32(&ddr->sdram_mode_2, regs->ddr_sdram_mode_2);
York Sune1fd16b2011-01-10 12:03:00 +000069 out_be32(&ddr->sdram_mode_3, regs->ddr_sdram_mode_3);
70 out_be32(&ddr->sdram_mode_4, regs->ddr_sdram_mode_4);
71 out_be32(&ddr->sdram_mode_5, regs->ddr_sdram_mode_5);
72 out_be32(&ddr->sdram_mode_6, regs->ddr_sdram_mode_6);
73 out_be32(&ddr->sdram_mode_7, regs->ddr_sdram_mode_7);
74 out_be32(&ddr->sdram_mode_8, regs->ddr_sdram_mode_8);
Kumar Gala2a6c2d72008-08-26 21:34:55 -050075 out_be32(&ddr->sdram_md_cntl, regs->ddr_sdram_md_cntl);
76 out_be32(&ddr->sdram_interval, regs->ddr_sdram_interval);
77 out_be32(&ddr->sdram_data_init, regs->ddr_data_init);
78 out_be32(&ddr->sdram_clk_cntl, regs->ddr_sdram_clk_cntl);
79 out_be32(&ddr->init_addr, regs->ddr_init_addr);
80 out_be32(&ddr->init_ext_addr, regs->ddr_init_ext_addr);
81
82 out_be32(&ddr->timing_cfg_4, regs->timing_cfg_4);
83 out_be32(&ddr->timing_cfg_5, regs->timing_cfg_5);
84 out_be32(&ddr->ddr_zq_cntl, regs->ddr_zq_cntl);
85 out_be32(&ddr->ddr_wrlvl_cntl, regs->ddr_wrlvl_cntl);
Kumar Gala2a6c2d72008-08-26 21:34:55 -050086 out_be32(&ddr->ddr_sr_cntr, regs->ddr_sr_cntr);
87 out_be32(&ddr->ddr_sdram_rcw_1, regs->ddr_sdram_rcw_1);
88 out_be32(&ddr->ddr_sdram_rcw_2, regs->ddr_sdram_rcw_2);
York Sund2a95682011-01-10 12:02:59 +000089 out_be32(&ddr->ddr_cdr1, regs->ddr_cdr1);
90 out_be32(&ddr->ddr_cdr2, regs->ddr_cdr2);
91 out_be32(&ddr->err_disable, regs->err_disable);
92 out_be32(&ddr->err_int_en, regs->err_int_en);
93 for (i = 0; i < 32; i++)
94 out_be32(&ddr->debug[i], regs->debug[i]);
Kumar Gala2a6c2d72008-08-26 21:34:55 -050095
Ed Swarthout0ee84b82009-02-24 02:37:59 -060096 /* Set, but do not enable the memory */
97 temp_sdram_cfg = regs->ddr_sdram_cfg;
Poonam_Aggrwal-b10812e1be0d22009-01-04 08:46:38 +053098 temp_sdram_cfg &= ~(SDRAM_CFG_MEM_EN);
99 out_be32(&ddr->sdram_cfg, temp_sdram_cfg);
Kumar Gala2a6c2d72008-08-26 21:34:55 -0500100 /*
Dave Liuae5f9432008-10-23 21:18:53 +0800101 * For 8572 DDR1 erratum - DDR controller may enter illegal state
102 * when operatiing in 32-bit bus mode with 4-beat bursts,
103 * This erratum does not affect DDR3 mode, only for DDR2 mode.
Kumar Gala2a6c2d72008-08-26 21:34:55 -0500104 */
Dave Liuae5f9432008-10-23 21:18:53 +0800105#ifdef CONFIG_MPC8572
Kumar Gala2a6c2d72008-08-26 21:34:55 -0500106 if ((((in_be32(&ddr->sdram_cfg) >> 24) & 0x7) == SDRAM_TYPE_DDR2)
Dave Liuae5f9432008-10-23 21:18:53 +0800107 && in_be32(&ddr->sdram_cfg) & 0x80000) {
Kumar Gala2a6c2d72008-08-26 21:34:55 -0500108 /* set DEBUG_1[31] */
York Sund2a95682011-01-10 12:02:59 +0000109 setbits_be32(&ddr->debug[0], 1);
Kumar Gala2a6c2d72008-08-26 21:34:55 -0500110 }
Dave Liuae5f9432008-10-23 21:18:53 +0800111#endif
Kumar Gala2a6c2d72008-08-26 21:34:55 -0500112
113 /*
Dave Liuc360cea2009-03-14 12:48:30 +0800114 * 500 painful micro-seconds must elapse between
Kumar Gala2a6c2d72008-08-26 21:34:55 -0500115 * the DDR clock setup and the DDR config enable.
Dave Liuc360cea2009-03-14 12:48:30 +0800116 * DDR2 need 200 us, and DDR3 need 500 us from spec,
117 * we choose the max, that is 500 us for all of case.
Kumar Gala2a6c2d72008-08-26 21:34:55 -0500118 */
Dave Liuc360cea2009-03-14 12:48:30 +0800119 udelay(500);
Kumar Gala2a6c2d72008-08-26 21:34:55 -0500120 asm volatile("sync;isync");
121
Poonam_Aggrwal-b10812e1be0d22009-01-04 08:46:38 +0530122 /* Let the controller go */
123 temp_sdram_cfg = in_be32(&ddr->sdram_cfg);
124 out_be32(&ddr->sdram_cfg, temp_sdram_cfg | SDRAM_CFG_MEM_EN);
Kumar Gala2a6c2d72008-08-26 21:34:55 -0500125
126 /* Poll DDR_SDRAM_CFG_2[D_INIT] bit until auto-data init is done. */
127 while (in_be32(&ddr->sdram_cfg_2) & 0x10) {
128 udelay(10000); /* throttle polling rate */
129 }
130}