blob: 21830c0bda9e4b6078e0d4412c211d8c0892c757 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Mingkai Hudd029362016-09-07 18:47:28 +08002/*
3 * Copyright 2016 Freescale Semiconductor
Yangbo Lu34f39ce2021-06-03 10:51:19 +08004 * Copyright 2019-2021 NXP
Mingkai Hudd029362016-09-07 18:47:28 +08005 */
6
7#ifndef __LS1046A_COMMON_H
8#define __LS1046A_COMMON_H
9
Sumit Garga52ff332017-03-30 09:53:13 +053010/* SPL build */
11#ifdef CONFIG_SPL_BUILD
12#define SPL_NO_QBMAN
13#define SPL_NO_FMAN
14#define SPL_NO_ENV
15#define SPL_NO_MISC
16#define SPL_NO_QSPI
17#define SPL_NO_USB
18#define SPL_NO_SATA
19#endif
York Sun038b9652018-06-26 14:48:29 -070020#if defined(CONFIG_SPL_BUILD) && \
21 (defined(CONFIG_NAND_BOOT) || defined(CONFIG_QSPI_BOOT))
Sumit Garga52ff332017-03-30 09:53:13 +053022#define SPL_NO_MMC
23#endif
York Sun80bec962018-06-08 16:37:27 -070024#if defined(CONFIG_SPL_BUILD) && \
York Sun80bec962018-06-08 16:37:27 -070025 !defined(CONFIG_SPL_FSL_LS_PPA)
Sumit Garga52ff332017-03-30 09:53:13 +053026#define SPL_NO_IFC
27#endif
28
Mingkai Hudd029362016-09-07 18:47:28 +080029#include <asm/arch/config.h>
Bharat Bhushanb52a0502017-03-22 12:06:28 +053030#include <asm/arch/stream_id_lsch2.h>
Mingkai Hudd029362016-09-07 18:47:28 +080031
32/* Link Definitions */
Rajesh Bhagat8e156bb2018-11-05 18:02:36 +000033#ifdef CONFIG_TFABOOT
34#define CONFIG_SYS_INIT_SP_ADDR CONFIG_SYS_TEXT_BASE
35#else
Mingkai Hudd029362016-09-07 18:47:28 +080036#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
Rajesh Bhagat8e156bb2018-11-05 18:02:36 +000037#endif
Mingkai Hudd029362016-09-07 18:47:28 +080038
Mingkai Hudd029362016-09-07 18:47:28 +080039#define CONFIG_VERY_BIG_RAM
40#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000
41#define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
42#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
43#define CONFIG_SYS_DDR_BLOCK2_BASE 0x880000000ULL
44
Michael Walle3d3fe8b2020-06-01 21:53:26 +020045#define CPU_RELEASE_ADDR secondary_boot_addr
Mingkai Hudd029362016-09-07 18:47:28 +080046
Mingkai Hudd029362016-09-07 18:47:28 +080047/* Serial Port */
Mingkai Hudd029362016-09-07 18:47:28 +080048#define CONFIG_SYS_NS16550_SERIAL
49#define CONFIG_SYS_NS16550_REG_SIZE 1
Hou Zhiqiang904110c2017-01-10 16:44:15 +080050#define CONFIG_SYS_NS16550_CLK (get_serial_clock())
Mingkai Hudd029362016-09-07 18:47:28 +080051
Mingkai Hudd029362016-09-07 18:47:28 +080052/* SD boot SPL */
53#ifdef CONFIG_SD_BOOT
Mingkai Hudd029362016-09-07 18:47:28 +080054#define CONFIG_SPL_MAX_SIZE 0x1f000 /* 124 KiB */
55#define CONFIG_SPL_STACK 0x10020000
56#define CONFIG_SPL_PAD_TO 0x21000 /* 132 KiB */
57#define CONFIG_SPL_BSS_START_ADDR 0x8f000000
58#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
59#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \
60 CONFIG_SPL_BSS_MAX_SIZE)
61#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
Ruchika Gupta511fc862017-04-17 18:07:19 +053062
Udit Agarwal5536c3c2019-11-07 16:11:32 +000063#ifdef CONFIG_NXP_ESBC
Ruchika Gupta511fc862017-04-17 18:07:19 +053064#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
65/*
66 * HDR would be appended at end of image and copied to DDR along
67 * with U-Boot image. Here u-boot max. size is 512K. So if binary
68 * size increases then increase this size in case of secure boot as
69 * it uses raw u-boot image instead of fit image.
70 */
71#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
72#else
73#define CONFIG_SYS_MONITOR_LEN 0x100000
Udit Agarwal5536c3c2019-11-07 16:11:32 +000074#endif /* ifdef CONFIG_NXP_ESBC */
Mingkai Hudd029362016-09-07 18:47:28 +080075#endif
76
York Sun038b9652018-06-26 14:48:29 -070077#if defined(CONFIG_QSPI_BOOT) && defined(CONFIG_SPL)
78#define CONFIG_SPL_TARGET "spl/u-boot-spl.pbl"
York Sun038b9652018-06-26 14:48:29 -070079#define CONFIG_SPL_MAX_SIZE 0x1f000
80#define CONFIG_SPL_STACK 0x10020000
81#define CONFIG_SPL_PAD_TO 0x20000
82#define CONFIG_SPL_BSS_START_ADDR 0x8f000000
83#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
84#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \
85 CONFIG_SPL_BSS_MAX_SIZE)
86#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
87#define CONFIG_SYS_MONITOR_LEN 0x100000
York Sun038b9652018-06-26 14:48:29 -070088#endif
89
Shaohui Xie126fe702016-09-07 17:56:14 +080090/* NAND SPL */
91#ifdef CONFIG_NAND_BOOT
Ruchika Gupta511fc862017-04-17 18:07:19 +053092#define CONFIG_SPL_MAX_SIZE 0x17000 /* 90 KiB */
Shaohui Xie126fe702016-09-07 17:56:14 +080093#define CONFIG_SPL_STACK 0x1001f000
94#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
95#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
96
97#define CONFIG_SPL_BSS_START_ADDR 0x8f000000
98#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
99#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \
100 CONFIG_SPL_BSS_MAX_SIZE)
101#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
102#define CONFIG_SYS_MONITOR_LEN 0xa0000
103#endif
104
Biwen Li0077d712021-02-05 19:02:01 +0800105/* GPIO */
Biwen Li0077d712021-02-05 19:02:01 +0800106
Mingkai Hudd029362016-09-07 18:47:28 +0800107/* I2C */
Mingkai Hudd029362016-09-07 18:47:28 +0800108
Hou Zhiqiang3098e532017-04-14 16:49:01 +0800109/* PCIe */
110#define CONFIG_PCIE1 /* PCIE controller 1 */
111#define CONFIG_PCIE2 /* PCIE controller 2 */
112#define CONFIG_PCIE3 /* PCIE controller 3 */
113
114#ifdef CONFIG_PCI
115#define CONFIG_PCI_SCAN_SHOW
Hou Zhiqiang3098e532017-04-14 16:49:01 +0800116#endif
117
Yuantian Tangf216ef22018-01-03 15:53:09 +0800118/* SATA */
119#ifndef SPL_NO_SATA
Yuantian Tangf216ef22018-01-03 15:53:09 +0800120#define CONFIG_SYS_SATA AHCI_BASE_ADDR
Yuantian Tangf216ef22018-01-03 15:53:09 +0800121#endif
122
Mingkai Hudd029362016-09-07 18:47:28 +0800123/* FMan ucode */
Sumit Garga52ff332017-03-30 09:53:13 +0530124#ifndef SPL_NO_FMAN
Mingkai Hudd029362016-09-07 18:47:28 +0800125#define CONFIG_SYS_DPAA_FMAN
126#ifdef CONFIG_SYS_DPAA_FMAN
127#define CONFIG_SYS_FM_MURAM_SIZE 0x60000
Sumit Garga52ff332017-03-30 09:53:13 +0530128#endif
Mingkai Hudd029362016-09-07 18:47:28 +0800129#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
130#endif
131
132/* Miscellaneous configurable options */
Mingkai Hudd029362016-09-07 18:47:28 +0800133
134#define CONFIG_HWCONFIG
135#define HWCONFIG_BUFFER_SIZE 128
136
Qianyu Gong8de227e2017-06-15 11:10:09 +0800137#ifndef CONFIG_SPL_BUILD
138#define BOOT_TARGET_DEVICES(func) \
Yuantian Tangf216ef22018-01-03 15:53:09 +0800139 func(SCSI, scsi, 0) \
Qianyu Gong8de227e2017-06-15 11:10:09 +0800140 func(MMC, mmc, 0) \
Mian Yousaf Kaukabf43cc402019-01-29 16:38:37 +0100141 func(USB, usb, 0) \
142 func(DHCP, dhcp, na)
Qianyu Gong8de227e2017-06-15 11:10:09 +0800143#include <config_distro_bootcmd.h>
144#endif
145
Vabhav Sharmad90c7ac2019-06-06 12:35:28 +0000146#if defined(CONFIG_TARGET_LS1046AFRWY)
147#define LS1046A_BOOT_SRC_AND_HDR\
148 "boot_scripts=ls1046afrwy_boot.scr\0" \
149 "boot_script_hdr=hdr_ls1046afrwy_bs.out\0"
Biwen Lid71f65e2020-04-20 18:29:06 +0800150#elif defined(CONFIG_TARGET_LS1046AQDS)
151#define LS1046A_BOOT_SRC_AND_HDR\
152 "boot_scripts=ls1046aqds_boot.scr\0" \
153 "boot_script_hdr=hdr_ls1046aqds_bs.out\0"
Vabhav Sharmad90c7ac2019-06-06 12:35:28 +0000154#else
155#define LS1046A_BOOT_SRC_AND_HDR\
156 "boot_scripts=ls1046ardb_boot.scr\0" \
157 "boot_script_hdr=hdr_ls1046ardb_bs.out\0"
158#endif
Sumit Garga52ff332017-03-30 09:53:13 +0530159#ifndef SPL_NO_MISC
Mingkai Hudd029362016-09-07 18:47:28 +0800160/* Initial environment variables */
161#define CONFIG_EXTRA_ENV_SETTINGS \
162 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
Mingkai Hudd029362016-09-07 18:47:28 +0800163 "ramdisk_addr=0x800000\0" \
164 "ramdisk_size=0x2000000\0" \
Yuantian Tange9d9c2e2020-02-19 17:02:22 +0800165 "bootm_size=0x10000000\0" \
Biwen Lid71f65e2020-04-20 18:29:06 +0800166 "kernel_addr=0x61000000\0" \
Qianyu Gong8de227e2017-06-15 11:10:09 +0800167 "scriptaddr=0x80000000\0" \
Sumit Gargf7b75f82017-06-06 20:50:29 +0530168 "scripthdraddr=0x80080000\0" \
Qianyu Gong8de227e2017-06-15 11:10:09 +0800169 "fdtheader_addr_r=0x80100000\0" \
170 "kernelheader_addr_r=0x80200000\0" \
171 "load_addr=0xa0000000\0" \
Sumit Gargf7b75f82017-06-06 20:50:29 +0530172 "kernel_addr_r=0x81000000\0" \
Qianyu Gong8de227e2017-06-15 11:10:09 +0800173 "fdt_addr_r=0x90000000\0" \
174 "ramdisk_addr_r=0xa0000000\0" \
Mingkai Hudd029362016-09-07 18:47:28 +0800175 "kernel_start=0x1000000\0" \
Priyanka Singhe735ad32020-01-22 10:29:46 +0000176 "kernelheader_start=0x600000\0" \
Mingkai Hudd029362016-09-07 18:47:28 +0800177 "kernel_load=0xa0000000\0" \
178 "kernel_size=0x2800000\0" \
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530179 "kernelheader_size=0x40000\0" \
Shengzhou Liuaab2ef92017-11-09 17:57:56 +0800180 "kernel_addr_sd=0x8000\0" \
181 "kernel_size_sd=0x14000\0" \
Priyanka Singhe735ad32020-01-22 10:29:46 +0000182 "kernelhdr_addr_sd=0x3000\0" \
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530183 "kernelhdr_size_sd=0x10\0" \
Mingkai Hudd029362016-09-07 18:47:28 +0800184 "console=ttyS0,115200\0" \
Tom Rini43ede0b2017-10-22 17:55:07 -0400185 CONFIG_MTDPARTS_DEFAULT "\0" \
Qianyu Gong8de227e2017-06-15 11:10:09 +0800186 BOOTENV \
Vabhav Sharmad90c7ac2019-06-06 12:35:28 +0000187 LS1046A_BOOT_SRC_AND_HDR \
Qianyu Gong8de227e2017-06-15 11:10:09 +0800188 "scan_dev_for_boot_part=" \
189 "part list ${devtype} ${devnum} devplist; " \
190 "env exists devplist || setenv devplist 1; " \
191 "for distro_bootpart in ${devplist}; do " \
192 "if fstype ${devtype} " \
193 "${devnum}:${distro_bootpart} " \
194 "bootfstype; then " \
195 "run scan_dev_for_boot; " \
196 "fi; " \
197 "done\0" \
Sumit Gargf7b75f82017-06-06 20:50:29 +0530198 "boot_a_script=" \
199 "load ${devtype} ${devnum}:${distro_bootpart} " \
200 "${scriptaddr} ${prefix}${script}; " \
201 "env exists secureboot && load ${devtype} " \
202 "${devnum}:${distro_bootpart} " \
Vinitha V Pillai78c58082019-04-23 05:52:17 +0000203 "${scripthdraddr} ${prefix}${boot_script_hdr}; " \
204 "env exists secureboot " \
205 "&& esbc_validate ${scripthdraddr};" \
Sumit Gargf7b75f82017-06-06 20:50:29 +0530206 "source ${scriptaddr}\0" \
Qianyu Gong8de227e2017-06-15 11:10:09 +0800207 "qspi_bootcmd=echo Trying load from qspi..;" \
208 "sf probe && sf read $load_addr " \
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530209 "$kernel_start $kernel_size; env exists secureboot " \
210 "&& sf read $kernelheader_addr_r $kernelheader_start " \
211 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
212 "bootm $load_addr#$board\0" \
Biwen Lid71f65e2020-04-20 18:29:06 +0800213 "nand_bootcmd=echo Trying load from nand..;" \
214 "nand info; nand read $load_addr " \
215 "$kernel_start $kernel_size; env exists secureboot " \
216 "&& nand read $kernelheader_addr_r $kernelheader_start " \
217 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
218 "bootm $load_addr#$board\0" \
219 "nor_bootcmd=echo Trying load from nor..;" \
220 "cp.b $kernel_addr $load_addr " \
221 "$kernel_size; env exists secureboot " \
222 "&& cp.b $kernelheader_addr $kernelheader_addr_r " \
223 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
224 "bootm $load_addr#$board\0" \
Shengzhou Liuaab2ef92017-11-09 17:57:56 +0800225 "sd_bootcmd=echo Trying load from SD ..;" \
226 "mmcinfo; mmc read $load_addr " \
227 "$kernel_addr_sd $kernel_size_sd && " \
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530228 "env exists secureboot && mmc read $kernelheader_addr_r " \
229 "$kernelhdr_addr_sd $kernelhdr_size_sd " \
230 " && esbc_validate ${kernelheader_addr_r};" \
Shengzhou Liuaab2ef92017-11-09 17:57:56 +0800231 "bootm $load_addr#$board\0"
Qianyu Gong8de227e2017-06-15 11:10:09 +0800232
Sumit Garga52ff332017-03-30 09:53:13 +0530233#endif
234
Mingkai Hudd029362016-09-07 18:47:28 +0800235#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
236
Simon Glass457e51c2017-05-17 08:23:10 -0600237#include <asm/arch/soc.h>
238
Mingkai Hudd029362016-09-07 18:47:28 +0800239#endif /* __LS1046A_COMMON_H */