blob: bbc45bf7ba67c4e59844c9043b88c3f31369b7ae [file] [log] [blame]
Matthew Fettke545c8e02008-01-24 14:02:32 -06001/*
2 * Configuation settings for the Motorola MC5275EVB board.
3 *
4 * By Arthur Shipkowski <art@videon-central.com>
5 * Copyright (C) 2005 Videon Central, Inc.
6 *
7 * Based off of M5272C3 board code by Josef Baumgartner
8 * <josef.baumgartner@telex.de>
9 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +020010 * SPDX-License-Identifier: GPL-2.0+
Matthew Fettke545c8e02008-01-24 14:02:32 -060011 */
12
13/*
14 * board/config.h - configuration options, board specific
15 */
16
17#ifndef _M5275EVB_H
18#define _M5275EVB_H
19
20/*
21 * High Level Configuration Options
22 * (easy to change)
23 */
Matthew Fettke545c8e02008-01-24 14:02:32 -060024#define CONFIG_M5275EVB /* define board type */
25
26#define CONFIG_MCFTMR
27
28#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020029#define CONFIG_SYS_UART_PORT (0)
Matthew Fettke545c8e02008-01-24 14:02:32 -060030
31/* Configuration for environment
32 * Environment is embedded in u-boot in the second sector of the flash
33 */
34#ifndef CONFIG_MONITOR_IS_IN_RAM
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +020035#define CONFIG_ENV_OFFSET 0x4000
36#define CONFIG_ENV_SECT_SIZE 0x2000
Matthew Fettke545c8e02008-01-24 14:02:32 -060037#else
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +020038#define CONFIG_ENV_ADDR 0xffe04000
39#define CONFIG_ENV_SECT_SIZE 0x2000
Matthew Fettke545c8e02008-01-24 14:02:32 -060040#endif
41
angelo@sysam.it5296cb12015-03-29 22:54:16 +020042#define LDS_BOARD_TEXT \
Simon Glass0649cd02017-08-03 12:21:49 -060043 . = DEFINED(env_offset) ? env_offset : .; \
44 env/embedded.o(.text);
angelo@sysam.it5296cb12015-03-29 22:54:16 +020045
Matthew Fettke545c8e02008-01-24 14:02:32 -060046/*
47 * BOOTP options
48 */
49#define CONFIG_BOOTP_BOOTFILESIZE
50#define CONFIG_BOOTP_BOOTPATH
51#define CONFIG_BOOTP_GATEWAY
52#define CONFIG_BOOTP_HOSTNAME
53
54/* Available command configuration */
Matthew Fettke545c8e02008-01-24 14:02:32 -060055
Matthew Fettke545c8e02008-01-24 14:02:32 -060056#define CONFIG_MCFFEC
57#ifdef CONFIG_MCFFEC
Matthew Fettke545c8e02008-01-24 14:02:32 -060058#define CONFIG_MII 1
TsiChung Liew0f3ba7e2008-03-30 01:22:13 -050059#define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020060#define CONFIG_SYS_DISCOVER_PHY
61#define CONFIG_SYS_RX_ETH_BUFFER 8
62#define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
63#define CONFIG_SYS_FEC0_PINMUX 0
64#define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
65#define CONFIG_SYS_FEC1_PINMUX 0
66#define CONFIG_SYS_FEC1_MIIBASE CONFIG_SYS_FEC1_IOBASE
Matthew Fettke545c8e02008-01-24 14:02:32 -060067#define MCFFEC_TOUT_LOOP 50000
68#define CONFIG_HAS_ETH1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020069/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
70#ifndef CONFIG_SYS_DISCOVER_PHY
Matthew Fettke545c8e02008-01-24 14:02:32 -060071#define FECDUPLEX FULL
72#define FECSPEED _100BASET
73#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020074#ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
75#define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
Matthew Fettke545c8e02008-01-24 14:02:32 -060076#endif
77#endif
78#endif
79
80/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +020081#define CONFIG_SYS_I2C
82#define CONFIG_SYS_I2C_FSL
83#define CONFIG_SYS_FSL_I2C_SPEED 80000
84#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
85#define CONFIG_SYS_FSL_I2C_OFFSET 0x00000300
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020086#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
87#define CONFIG_SYS_I2C_PINMUX_REG (gpio_reg->par_feci2c)
88#define CONFIG_SYS_I2C_PINMUX_CLR (0xFFF0)
89#define CONFIG_SYS_I2C_PINMUX_SET (0x000F)
Matthew Fettke545c8e02008-01-24 14:02:32 -060090
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020091#define CONFIG_SYS_LONGHELP /* undef to save memory */
Matthew Fettke545c8e02008-01-24 14:02:32 -060092
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020093#define CONFIG_SYS_LOAD_ADDR 0x800000
Matthew Fettke545c8e02008-01-24 14:02:32 -060094
Matthew Fettke545c8e02008-01-24 14:02:32 -060095#define CONFIG_BOOTCOMMAND "bootm ffe40000"
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020096#define CONFIG_SYS_MEMTEST_START 0x400
97#define CONFIG_SYS_MEMTEST_END 0x380000
Matthew Fettke545c8e02008-01-24 14:02:32 -060098
TsiChung Liew0e8a7552010-03-10 16:33:03 -060099#ifdef CONFIG_MCFFEC
100# define CONFIG_NET_RETRY_COUNT 5
101# define CONFIG_OVERWRITE_ETHADDR_ONCE
102#endif /* FEC_ENET */
103
104#define CONFIG_EXTRA_ENV_SETTINGS \
105 "netdev=eth0\0" \
106 "loadaddr=10000\0" \
107 "uboot=u-boot.bin\0" \
108 "load=tftp ${loadaddr} ${uboot}\0" \
109 "upd=run load; run prog\0" \
110 "prog=prot off ffe00000 ffe3ffff;" \
111 "era ffe00000 ffe3ffff;" \
112 "cp.b ${loadaddr} ffe00000 ${filesize};"\
113 "save\0" \
114 ""
115
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200116#define CONFIG_SYS_CLK 150000000
Matthew Fettke545c8e02008-01-24 14:02:32 -0600117
118/*
119 * Low Level Configuration Settings
120 * (address mappings, register initial values, etc.)
121 * You should know what you are doing if you make changes here.
122 */
123
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200124#define CONFIG_SYS_MBAR 0x40000000
Matthew Fettke545c8e02008-01-24 14:02:32 -0600125
126/*-----------------------------------------------------------------------
127 * Definitions for initial stack pointer and data area (in DPRAM)
128 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200129#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk553f0982010-10-26 13:32:32 +0200130#define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200131#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200132#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Matthew Fettke545c8e02008-01-24 14:02:32 -0600133
134/*-----------------------------------------------------------------------
135 * Start addresses for the final memory configuration
136 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200137 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
Matthew Fettke545c8e02008-01-24 14:02:32 -0600138 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200139#define CONFIG_SYS_SDRAM_BASE 0x00000000
140#define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
TsiChung Liew012522f2008-10-21 10:03:07 +0000141#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
Matthew Fettke545c8e02008-01-24 14:02:32 -0600142
143#ifdef CONFIG_MONITOR_IS_IN_RAM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200144#define CONFIG_SYS_MONITOR_BASE 0x20000
Matthew Fettke545c8e02008-01-24 14:02:32 -0600145#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200146#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
Matthew Fettke545c8e02008-01-24 14:02:32 -0600147#endif
148
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200149#define CONFIG_SYS_MONITOR_LEN 0x20000
150#define CONFIG_SYS_MALLOC_LEN (256 << 10)
151#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
Matthew Fettke545c8e02008-01-24 14:02:32 -0600152
153/*
154 * For booting Linux, the board info and command line data
155 * have to be in the first 8 MB of memory, since this is
156 * the maximum mapped by the Linux kernel during initialization ??
157 */
TsiChung Liewd6e4baf2009-01-27 12:57:47 +0000158#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
159#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
Matthew Fettke545c8e02008-01-24 14:02:32 -0600160
161/*-----------------------------------------------------------------------
162 * FLASH organization
163 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200164#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
165#define CONFIG_SYS_MAX_FLASH_SECT 11 /* max number of sectors on one chip */
166#define CONFIG_SYS_FLASH_ERASE_TOUT 1000
Matthew Fettke545c8e02008-01-24 14:02:32 -0600167
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200168#define CONFIG_SYS_FLASH_CFI 1
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200169#define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200170#define CONFIG_SYS_FLASH_SIZE 0x200000
Matthew Fettke545c8e02008-01-24 14:02:32 -0600171
172/*-----------------------------------------------------------------------
173 * Cache Configuration
174 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200175#define CONFIG_SYS_CACHELINE_SIZE 16
Matthew Fettke545c8e02008-01-24 14:02:32 -0600176
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600177#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200178 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600179#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200180 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600181#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV | CF_CACR_INVI)
182#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
183 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
184 CF_ACR_EN | CF_ACR_SM_ALL)
185#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CINV | \
186 CF_CACR_DISD | CF_CACR_INVI | \
187 CF_CACR_CEIB | CF_CACR_DCM | \
188 CF_CACR_EUSP)
189
Matthew Fettke545c8e02008-01-24 14:02:32 -0600190/*-----------------------------------------------------------------------
191 * Memory bank definitions
192 */
TsiChung Liew012522f2008-10-21 10:03:07 +0000193#define CONFIG_SYS_CS0_BASE 0xffe00000
194#define CONFIG_SYS_CS0_CTRL 0x00001980
195#define CONFIG_SYS_CS0_MASK 0x001F0001
Matthew Fettke545c8e02008-01-24 14:02:32 -0600196
TsiChung Liew012522f2008-10-21 10:03:07 +0000197#define CONFIG_SYS_CS1_BASE 0x30000000
198#define CONFIG_SYS_CS1_CTRL 0x00001900
199#define CONFIG_SYS_CS1_MASK 0x00070001
Matthew Fettke545c8e02008-01-24 14:02:32 -0600200
201/*-----------------------------------------------------------------------
202 * Port configuration
203 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200204#define CONFIG_SYS_FECI2C 0x0FA0
Matthew Fettke545c8e02008-01-24 14:02:32 -0600205
206#endif /* _M5275EVB_H */