blob: 66cf02dbd04bce1abcb825ddcfabf6fb1f1781a9 [file] [log] [blame]
Rafal Jaworowskif57d7d32008-01-15 12:52:31 +01001/*
2 * Copyright (C) 1998 Dan Malek <dmalek@jlc.net>
3 * Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se>
4 * Copyright (C) 2000, 2001,2002 Wolfgang Denk <wd@denx.de>
Kumar Gala4c2e3da2009-07-28 21:49:52 -05005 * Copyright Freescale Semiconductor, Inc. 2004, 2006.
Rafal Jaworowskif57d7d32008-01-15 12:52:31 +01006 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
Rafal Jaworowskif57d7d32008-01-15 12:52:31 +01008 */
9
10#include <config.h>
11#include <ppc_asm.tmpl>
Valentin Longchampac337162015-03-27 16:07:32 +010012#include <ppc_defs.h>
13
14#include <asm/cache.h>
Rafal Jaworowskif57d7d32008-01-15 12:52:31 +010015
16/*------------------------------------------------------------------------------- */
17/* Function: ppcDcbf */
18/* Description: Data Cache block flush */
19/* Input: r3 = effective address */
20/* Output: none. */
21/*------------------------------------------------------------------------------- */
22 .globl ppcDcbf
23ppcDcbf:
24 dcbf r0,r3
25 blr
26
27/*------------------------------------------------------------------------------- */
28/* Function: ppcDcbi */
29/* Description: Data Cache block Invalidate */
30/* Input: r3 = effective address */
31/* Output: none. */
32/*------------------------------------------------------------------------------- */
33 .globl ppcDcbi
34ppcDcbi:
35 dcbi r0,r3
36 blr
37
38/*--------------------------------------------------------------------------
39 * Function: ppcDcbz
40 * Description: Data Cache block zero.
41 * Input: r3 = effective address
42 * Output: none.
43 *-------------------------------------------------------------------------- */
44
45 .globl ppcDcbz
46ppcDcbz:
47 dcbz r0,r3
48 blr
49
50/*------------------------------------------------------------------------------- */
51/* Function: ppcSync */
52/* Description: Processor Synchronize */
53/* Input: none. */
54/* Output: none. */
55/*------------------------------------------------------------------------------- */
56 .globl ppcSync
57ppcSync:
58 sync
59 blr
Valentin Longchampac337162015-03-27 16:07:32 +010060
61/*
62 * Write any modified data cache blocks out to memory and invalidate them.
63 * Does not invalidate the corresponding instruction cache blocks.
64 *
65 * flush_dcache_range(unsigned long start, unsigned long stop)
66 */
67_GLOBAL(flush_dcache_range)
York Suncb1629f2016-04-07 09:56:48 -070068#if defined(CONFIG_4xx) || defined(CONFIG_MPC86xx)
Valentin Longchampac337162015-03-27 16:07:32 +010069 li r5,L1_CACHE_BYTES-1
70 andc r3,r3,r5
71 subf r4,r3,r4
72 add r4,r4,r5
73 srwi. r4,r4,L1_CACHE_SHIFT
74 beqlr
75 mtctr r4
76
771: dcbf 0,r3
78 addi r3,r3,L1_CACHE_BYTES
79 bdnz 1b
80 sync /* wait for dcbst's to get to ram */
York Suncb1629f2016-04-07 09:56:48 -070081#endif
Valentin Longchampac337162015-03-27 16:07:32 +010082 blr
83
84/*
85 * Like above, but invalidate the D-cache. This is used by the 8xx
86 * to invalidate the cache so the PPC core doesn't get stale data
87 * from the CPM (no cache snooping here :-).
88 *
89 * invalidate_dcache_range(unsigned long start, unsigned long stop)
90 */
91_GLOBAL(invalidate_dcache_range)
York Suncb1629f2016-04-07 09:56:48 -070092#if defined(CONFIG_4xx) || defined(CONFIG_MPC86xx)
Valentin Longchampac337162015-03-27 16:07:32 +010093 li r5,L1_CACHE_BYTES-1
94 andc r3,r3,r5
95 subf r4,r3,r4
96 add r4,r4,r5
97 srwi. r4,r4,L1_CACHE_SHIFT
98 beqlr
99 mtctr r4
100
101 sync
1021: dcbi 0,r3
103 addi r3,r3,L1_CACHE_BYTES
104 bdnz 1b
105 sync /* wait for dcbi's to get to ram */
York Suncb1629f2016-04-07 09:56:48 -0700106#endif
Valentin Longchampac337162015-03-27 16:07:32 +0100107 blr
108