blob: e89c6aace98d6e021ee5b86030ac7529623aafc5 [file] [log] [blame]
Beniamino Galvanibfcef282016-05-08 08:30:16 +02001/*
2 * (C) Copyright 2016 Beniamino Galvani <b.galvani@gmail.com>
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#include <common.h>
8#include <libfdt.h>
9#include <linux/err.h>
10#include <asm/arch/gxbb.h>
Beniamino Galvanic7757d42016-05-08 08:30:17 +020011#include <asm/arch/sm.h>
Beniamino Galvanibfcef282016-05-08 08:30:16 +020012#include <asm/armv8/mmu.h>
13#include <asm/unaligned.h>
14
15DECLARE_GLOBAL_DATA_PTR;
16
17int dram_init(void)
18{
19 const fdt64_t *val;
20 int offset;
21 int len;
22
23 offset = fdt_path_offset(gd->fdt_blob, "/memory");
24 if (offset < 0)
25 return -EINVAL;
26
27 val = fdt_getprop(gd->fdt_blob, offset, "reg", &len);
28 if (len < sizeof(*val) * 2)
29 return -EINVAL;
30
31 /* Use unaligned access since cache is still disabled */
32 gd->ram_size = get_unaligned_be64(&val[1]);
33
34 return 0;
35}
36
Simon Glass76b00ac2017-03-31 08:40:32 -060037int dram_init_banksize(void)
Beniamino Galvanibfcef282016-05-08 08:30:16 +020038{
39 /* Reserve first 16 MiB of RAM for firmware */
xypron.glpk@gmx.dee42f0962017-06-09 22:13:59 +020040 gd->bd->bi_dram[0].start = 0x1000000;
41 gd->bd->bi_dram[0].size = 0xf000000;
42 /* Reserve 2 MiB for ARM Trusted Firmware (BL31) */
43 gd->bd->bi_dram[1].start = 0x10000000;
44 gd->bd->bi_dram[1].size = gd->ram_size - 0x10200000;
Simon Glass76b00ac2017-03-31 08:40:32 -060045 return 0;
Beniamino Galvanibfcef282016-05-08 08:30:16 +020046}
47
48void reset_cpu(ulong addr)
49{
Alexander Graf51bfb5b2016-08-16 21:08:46 +020050 psci_system_reset();
Beniamino Galvanibfcef282016-05-08 08:30:16 +020051}
52
53static struct mm_region gxbb_mem_map[] = {
54 {
York Suncd4b0c52016-06-24 16:46:22 -070055 .virt = 0x0UL,
56 .phys = 0x0UL,
Beniamino Galvanibfcef282016-05-08 08:30:16 +020057 .size = 0x80000000UL,
58 .attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) |
59 PTE_BLOCK_INNER_SHARE
60 }, {
York Suncd4b0c52016-06-24 16:46:22 -070061 .virt = 0x80000000UL,
62 .phys = 0x80000000UL,
Beniamino Galvanibfcef282016-05-08 08:30:16 +020063 .size = 0x80000000UL,
64 .attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
65 PTE_BLOCK_NON_SHARE |
66 PTE_BLOCK_PXN | PTE_BLOCK_UXN
67 }, {
68 /* List terminator */
69 0,
70 }
71};
72
73struct mm_region *mem_map = gxbb_mem_map;