Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 1 | /* |
Scott Wood | e8d3ca8 | 2010-08-30 18:04:52 -0500 | [diff] [blame] | 2 | * Copyright (C) Freescale Semiconductor, Inc. 2006, 2010. |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 3 | * |
Wolfgang Denk | 3765b3e | 2013-10-07 13:07:26 +0200 | [diff] [blame] | 4 | * SPDX-License-Identifier: GPL-2.0+ |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 5 | */ |
| 6 | /* |
| 7 | * mpc8313epb board configuration file |
| 8 | */ |
| 9 | |
| 10 | #ifndef __CONFIG_H |
| 11 | #define __CONFIG_H |
| 12 | |
Kim Phillips | fdfaa29 | 2015-03-17 12:00:45 -0500 | [diff] [blame] | 13 | #define CONFIG_SYS_GENERIC_BOARD |
| 14 | #define CONFIG_DISPLAY_BOARDINFO |
| 15 | |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 16 | /* |
| 17 | * High Level Configuration Options |
| 18 | */ |
| 19 | #define CONFIG_E300 1 |
Peter Tyser | 2c7920a | 2009-05-22 17:23:25 -0500 | [diff] [blame] | 20 | #define CONFIG_MPC831x 1 |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 21 | #define CONFIG_MPC8313 1 |
| 22 | #define CONFIG_MPC8313ERDB 1 |
| 23 | |
Scott Wood | 22f4442 | 2012-12-06 13:33:18 +0000 | [diff] [blame] | 24 | #ifdef CONFIG_NAND |
Scott Wood | 22f4442 | 2012-12-06 13:33:18 +0000 | [diff] [blame] | 25 | #define CONFIG_SPL_INIT_MINIMAL |
| 26 | #define CONFIG_SPL_SERIAL_SUPPORT |
| 27 | #define CONFIG_SPL_NAND_SUPPORT |
Scott Wood | 22f4442 | 2012-12-06 13:33:18 +0000 | [diff] [blame] | 28 | #define CONFIG_SPL_FLUSH_IMAGE |
| 29 | #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" |
| 30 | #define CONFIG_SPL_MPC83XX_WAIT_FOR_NAND |
| 31 | |
| 32 | #ifdef CONFIG_SPL_BUILD |
| 33 | #define CONFIG_NS16550_MIN_FUNCTIONS |
| 34 | #endif |
| 35 | |
| 36 | #define CONFIG_SYS_TEXT_BASE 0x00100000 /* CONFIG_SYS_NAND_U_BOOT_DST */ |
| 37 | #define CONFIG_SYS_TEXT_BASE_SPL 0xfff00000 |
| 38 | #define CONFIG_SPL_MAX_SIZE (4 * 1024) |
Benoît Thébaudeau | 6113d3f | 2013-04-11 09:35:49 +0000 | [diff] [blame] | 39 | #define CONFIG_SPL_PAD_TO 0x4000 |
Scott Wood | 22f4442 | 2012-12-06 13:33:18 +0000 | [diff] [blame] | 40 | |
Scott Wood | f1c574d | 2010-11-24 13:28:40 +0000 | [diff] [blame] | 41 | #define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10) |
| 42 | #define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000 |
| 43 | #define CONFIG_SYS_NAND_U_BOOT_START 0x00100100 |
| 44 | #define CONFIG_SYS_NAND_U_BOOT_OFFS 16384 |
| 45 | #define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000 |
| 46 | #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_RELOC + 0x10000) |
| 47 | |
Scott Wood | 22f4442 | 2012-12-06 13:33:18 +0000 | [diff] [blame] | 48 | #ifdef CONFIG_SPL_BUILD |
Scott Wood | f1c574d | 2010-11-24 13:28:40 +0000 | [diff] [blame] | 49 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE_SPL /* start of monitor */ |
Scott Wood | 22f4442 | 2012-12-06 13:33:18 +0000 | [diff] [blame] | 50 | #endif |
| 51 | |
| 52 | #endif /* CONFIG_NAND */ |
Scott Wood | f1c574d | 2010-11-24 13:28:40 +0000 | [diff] [blame] | 53 | |
Wolfgang Denk | 2ae1824 | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 54 | #ifndef CONFIG_SYS_TEXT_BASE |
| 55 | #define CONFIG_SYS_TEXT_BASE 0xFE000000 |
| 56 | #endif |
| 57 | |
Scott Wood | f1c574d | 2010-11-24 13:28:40 +0000 | [diff] [blame] | 58 | #ifndef CONFIG_SYS_MONITOR_BASE |
| 59 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ |
| 60 | #endif |
| 61 | |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 62 | #define CONFIG_PCI |
Gabor Juhos | 842033e | 2013-05-30 07:06:12 +0000 | [diff] [blame] | 63 | #define CONFIG_PCI_INDIRECT_BRIDGE |
Becky Bruce | 0914f48 | 2010-06-17 11:37:18 -0500 | [diff] [blame] | 64 | #define CONFIG_FSL_ELBC 1 |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 65 | |
Timur Tabi | 89c7784 | 2008-02-08 13:15:55 -0600 | [diff] [blame] | 66 | #define CONFIG_MISC_INIT_R |
| 67 | |
| 68 | /* |
| 69 | * On-board devices |
York Sun | 4ce1e23 | 2008-05-15 15:26:27 -0500 | [diff] [blame] | 70 | * |
| 71 | * TSEC1 is VSC switch |
| 72 | * TSEC2 is SoC TSEC |
Timur Tabi | 89c7784 | 2008-02-08 13:15:55 -0600 | [diff] [blame] | 73 | */ |
| 74 | #define CONFIG_VSC7385_ENET |
York Sun | 4ce1e23 | 2008-05-15 15:26:27 -0500 | [diff] [blame] | 75 | #define CONFIG_TSEC2 |
Timur Tabi | 89c7784 | 2008-02-08 13:15:55 -0600 | [diff] [blame] | 76 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 77 | #ifdef CONFIG_SYS_66MHZ |
Kim Phillips | 5c5d324 | 2007-04-25 12:34:38 -0500 | [diff] [blame] | 78 | #define CONFIG_83XX_CLKIN 66666667 /* in Hz */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 79 | #elif defined(CONFIG_SYS_33MHZ) |
Kim Phillips | 5c5d324 | 2007-04-25 12:34:38 -0500 | [diff] [blame] | 80 | #define CONFIG_83XX_CLKIN 33333333 /* in Hz */ |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 81 | #else |
| 82 | #error Unknown oscillator frequency. |
| 83 | #endif |
| 84 | |
| 85 | #define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN |
| 86 | |
Joe Hershberger | 0eaf8f9 | 2011-11-11 15:55:38 -0600 | [diff] [blame] | 87 | #define CONFIG_BOARD_EARLY_INIT_F /* call board_early_init_f */ |
| 88 | #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r */ |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 89 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 90 | #define CONFIG_SYS_IMMR 0xE0000000 |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 91 | |
Scott Wood | 22f4442 | 2012-12-06 13:33:18 +0000 | [diff] [blame] | 92 | #if defined(CONFIG_NAND) && !defined(CONFIG_SPL_BUILD) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 93 | #define CONFIG_DEFAULT_IMMR CONFIG_SYS_IMMR |
Scott Wood | e4c0950 | 2008-06-30 14:13:28 -0500 | [diff] [blame] | 94 | #endif |
| 95 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 96 | #define CONFIG_SYS_MEMTEST_START 0x00001000 |
| 97 | #define CONFIG_SYS_MEMTEST_END 0x07f00000 |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 98 | |
| 99 | /* Early revs of this board will lock up hard when attempting |
| 100 | * to access the PMC registers, unless a JTAG debugger is |
| 101 | * connected, or some resistor modifications are made. |
| 102 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 103 | #define CONFIG_SYS_8313ERDB_BROKEN_PMC 1 |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 104 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 105 | #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */ |
| 106 | #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */ |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 107 | |
| 108 | /* |
Timur Tabi | 89c7784 | 2008-02-08 13:15:55 -0600 | [diff] [blame] | 109 | * Device configurations |
| 110 | */ |
| 111 | |
| 112 | /* Vitesse 7385 */ |
| 113 | |
| 114 | #ifdef CONFIG_VSC7385_ENET |
| 115 | |
York Sun | 4ce1e23 | 2008-05-15 15:26:27 -0500 | [diff] [blame] | 116 | #define CONFIG_TSEC1 |
Timur Tabi | 89c7784 | 2008-02-08 13:15:55 -0600 | [diff] [blame] | 117 | |
| 118 | /* The flash address and size of the VSC7385 firmware image */ |
| 119 | #define CONFIG_VSC7385_IMAGE 0xFE7FE000 |
| 120 | #define CONFIG_VSC7385_IMAGE_SIZE 8192 |
| 121 | |
| 122 | #endif |
| 123 | |
| 124 | /* |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 125 | * DDR Setup |
| 126 | */ |
Joe Hershberger | 261c07b | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 127 | #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 128 | #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE |
| 129 | #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 130 | |
| 131 | /* |
| 132 | * Manually set up DDR parameters, as this board does not |
| 133 | * seem to have the SPD connected to I2C. |
| 134 | */ |
Joe Hershberger | 261c07b | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 135 | #define CONFIG_SYS_DDR_SIZE 128 /* MB */ |
Joe Hershberger | 2e651b2 | 2011-10-11 23:57:31 -0500 | [diff] [blame] | 136 | #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \ |
Joe Hershberger | 2fef402 | 2011-10-11 23:57:29 -0500 | [diff] [blame] | 137 | | CSCONFIG_ODT_RD_NEVER \ |
| 138 | | CSCONFIG_ODT_WR_ONLY_CURRENT \ |
Joe Hershberger | 261c07b | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 139 | | CSCONFIG_ROW_BIT_13 \ |
| 140 | | CSCONFIG_COL_BIT_10) |
Poonam Aggrwal | e1d8ed2 | 2008-01-14 09:41:14 +0530 | [diff] [blame] | 141 | /* 0x80010102 */ |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 142 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 143 | #define CONFIG_SYS_DDR_TIMING_3 0x00000000 |
Joe Hershberger | 261c07b | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 144 | #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \ |
| 145 | | (0 << TIMING_CFG0_WRT_SHIFT) \ |
| 146 | | (0 << TIMING_CFG0_RRT_SHIFT) \ |
| 147 | | (0 << TIMING_CFG0_WWT_SHIFT) \ |
| 148 | | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \ |
| 149 | | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \ |
| 150 | | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \ |
| 151 | | (2 << TIMING_CFG0_MRS_CYC_SHIFT)) |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 152 | /* 0x00220802 */ |
Joe Hershberger | 261c07b | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 153 | #define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \ |
| 154 | | (8 << TIMING_CFG1_ACTTOPRE_SHIFT) \ |
| 155 | | (3 << TIMING_CFG1_ACTTORW_SHIFT) \ |
| 156 | | (5 << TIMING_CFG1_CASLAT_SHIFT) \ |
| 157 | | (10 << TIMING_CFG1_REFREC_SHIFT) \ |
| 158 | | (3 << TIMING_CFG1_WRREC_SHIFT) \ |
| 159 | | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \ |
| 160 | | (2 << TIMING_CFG1_WRTORD_SHIFT)) |
Poonam Aggrwal | e1d8ed2 | 2008-01-14 09:41:14 +0530 | [diff] [blame] | 161 | /* 0x3835a322 */ |
Joe Hershberger | 261c07b | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 162 | #define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \ |
| 163 | | (5 << TIMING_CFG2_CPO_SHIFT) \ |
| 164 | | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \ |
| 165 | | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \ |
| 166 | | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \ |
| 167 | | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \ |
| 168 | | (6 << TIMING_CFG2_FOUR_ACT_SHIFT)) |
Poonam Aggrwal | e1d8ed2 | 2008-01-14 09:41:14 +0530 | [diff] [blame] | 169 | /* 0x129048c6 */ /* P9-45,may need tuning */ |
Joe Hershberger | 261c07b | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 170 | #define CONFIG_SYS_DDR_INTERVAL ((1296 << SDRAM_INTERVAL_REFINT_SHIFT) \ |
| 171 | | (1280 << SDRAM_INTERVAL_BSTOPRE_SHIFT)) |
Poonam Aggrwal | e1d8ed2 | 2008-01-14 09:41:14 +0530 | [diff] [blame] | 172 | /* 0x05100500 */ |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 173 | #if defined(CONFIG_DDR_2T_TIMING) |
Joe Hershberger | 261c07b | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 174 | #define CONFIG_SYS_SDRAM_CFG (SDRAM_CFG_SREN \ |
Kim Phillips | bbea46f | 2007-08-16 22:52:48 -0500 | [diff] [blame] | 175 | | SDRAM_CFG_SDRAM_TYPE_DDR2 \ |
Joe Hershberger | 2fef402 | 2011-10-11 23:57:29 -0500 | [diff] [blame] | 176 | | SDRAM_CFG_DBW_32 \ |
| 177 | | SDRAM_CFG_2T_EN) |
| 178 | /* 0x43088000 */ |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 179 | #else |
Joe Hershberger | 261c07b | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 180 | #define CONFIG_SYS_SDRAM_CFG (SDRAM_CFG_SREN \ |
Kim Phillips | bbea46f | 2007-08-16 22:52:48 -0500 | [diff] [blame] | 181 | | SDRAM_CFG_SDRAM_TYPE_DDR2 \ |
Joe Hershberger | 2fef402 | 2011-10-11 23:57:29 -0500 | [diff] [blame] | 182 | | SDRAM_CFG_DBW_32) |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 183 | /* 0x43080000 */ |
| 184 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 185 | #define CONFIG_SYS_SDRAM_CFG2 0x00401000 |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 186 | /* set burst length to 8 for 32-bit data path */ |
Joe Hershberger | 261c07b | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 187 | #define CONFIG_SYS_DDR_MODE ((0x4448 << SDRAM_MODE_ESD_SHIFT) \ |
| 188 | | (0x0632 << SDRAM_MODE_SD_SHIFT)) |
Poonam Aggrwal | e1d8ed2 | 2008-01-14 09:41:14 +0530 | [diff] [blame] | 189 | /* 0x44480632 */ |
Joe Hershberger | 261c07b | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 190 | #define CONFIG_SYS_DDR_MODE_2 0x8000C000 |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 191 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 192 | #define CONFIG_SYS_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05 |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 193 | /*0x02000000*/ |
Joe Hershberger | 261c07b | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 194 | #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \ |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 195 | | DDRCDR_PZ_NOMZ \ |
| 196 | | DDRCDR_NZ_NOMZ \ |
Joe Hershberger | 261c07b | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 197 | | DDRCDR_M_ODR) |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 198 | |
| 199 | /* |
| 200 | * FLASH on the Local Bus |
| 201 | */ |
Joe Hershberger | 261c07b | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 202 | #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */ |
| 203 | #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 204 | #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */ |
Joe Hershberger | 261c07b | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 205 | #define CONFIG_SYS_FLASH_SIZE 8 /* flash size in MB */ |
| 206 | #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */ |
| 207 | #define CONFIG_SYS_FLASH_EMPTY_INFO /* display empty sectors */ |
| 208 | #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* buffer up multiple bytes */ |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 209 | |
Joe Hershberger | 261c07b | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 210 | #define CONFIG_SYS_NOR_BR_PRELIM (CONFIG_SYS_FLASH_BASE \ |
Joe Hershberger | 7d6a098 | 2011-10-11 23:57:30 -0500 | [diff] [blame] | 211 | | BR_PS_16 /* 16 bit port */ \ |
| 212 | | BR_MS_GPCM /* MSEL = GPCM */ \ |
| 213 | | BR_V) /* valid */ |
| 214 | #define CONFIG_SYS_NOR_OR_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \ |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 215 | | OR_GPCM_XACS \ |
| 216 | | OR_GPCM_SCY_9 \ |
| 217 | | OR_GPCM_EHTR \ |
Joe Hershberger | 261c07b | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 218 | | OR_GPCM_EAD) |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 219 | /* 0xFF006FF7 TODO SLOW 16 MB flash size */ |
Joe Hershberger | 261c07b | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 220 | /* window base at flash base */ |
| 221 | #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE |
Joe Hershberger | 7d6a098 | 2011-10-11 23:57:30 -0500 | [diff] [blame] | 222 | /* 16 MB window size */ |
| 223 | #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_16MB) |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 224 | |
Joe Hershberger | 261c07b | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 225 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ |
| 226 | #define CONFIG_SYS_MAX_FLASH_SECT 135 /* sectors per device */ |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 227 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 228 | #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ |
| 229 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 230 | |
Joe Hershberger | 261c07b | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 231 | #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) && \ |
Scott Wood | 22f4442 | 2012-12-06 13:33:18 +0000 | [diff] [blame] | 232 | !defined(CONFIG_SPL_BUILD) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 233 | #define CONFIG_SYS_RAMBOOT |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 234 | #endif |
| 235 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 236 | #define CONFIG_SYS_INIT_RAM_LOCK 1 |
Joe Hershberger | 261c07b | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 237 | #define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */ |
| 238 | #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/ |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 239 | |
Joe Hershberger | 261c07b | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 240 | #define CONFIG_SYS_GBL_DATA_OFFSET \ |
| 241 | (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 242 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 243 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 244 | /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */ |
Joe Hershberger | 261c07b | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 245 | #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */ |
| 246 | #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */ |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 247 | |
| 248 | /* |
| 249 | * Local Bus LCRR and LBCR regs |
| 250 | */ |
Kim Phillips | c7190f0 | 2009-09-25 18:19:44 -0500 | [diff] [blame] | 251 | #define CONFIG_SYS_LCRR_EADC LCRR_EADC_1 |
| 252 | #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4 |
Joe Hershberger | 261c07b | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 253 | #define CONFIG_SYS_LBC_LBCR (0x00040000 /* TODO */ \ |
| 254 | | (0xFF << LBCR_BMT_SHIFT) \ |
| 255 | | 0xF) /* 0x0004ff0f */ |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 256 | |
Joe Hershberger | 261c07b | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 257 | /* LB refresh timer prescal, 266MHz/32 */ |
| 258 | #define CONFIG_SYS_LBC_MRTPR 0x20000000 /*TODO */ |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 259 | |
Marcel Ziswiler | 7817cb2 | 2007-12-30 03:30:46 +0100 | [diff] [blame] | 260 | /* drivers/mtd/nand/nand.c */ |
Scott Wood | 22f4442 | 2012-12-06 13:33:18 +0000 | [diff] [blame] | 261 | #if defined(CONFIG_NAND) && defined(CONFIG_SPL_BUILD) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 262 | #define CONFIG_SYS_NAND_BASE 0xFFF00000 |
Scott Wood | e4c0950 | 2008-06-30 14:13:28 -0500 | [diff] [blame] | 263 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 264 | #define CONFIG_SYS_NAND_BASE 0xE2800000 |
Scott Wood | e4c0950 | 2008-06-30 14:13:28 -0500 | [diff] [blame] | 265 | #endif |
| 266 | |
Scott Wood | e8d3ca8 | 2010-08-30 18:04:52 -0500 | [diff] [blame] | 267 | #define CONFIG_MTD_DEVICE |
| 268 | #define CONFIG_MTD_PARTITION |
| 269 | #define CONFIG_CMD_MTDPARTS |
| 270 | #define MTDIDS_DEFAULT "nand0=e2800000.flash" |
Joe Hershberger | 261c07b | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 271 | #define MTDPARTS_DEFAULT \ |
Scott Wood | c947c12 | 2012-01-04 16:48:26 -0600 | [diff] [blame] | 272 | "mtdparts=e2800000.flash:512k(uboot),128k(env),3m@1m(kernel),-(fs)" |
Scott Wood | e8d3ca8 | 2010-08-30 18:04:52 -0500 | [diff] [blame] | 273 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 274 | #define CONFIG_SYS_MAX_NAND_DEVICE 1 |
Scott Wood | acdab5c | 2008-06-26 14:06:52 -0500 | [diff] [blame] | 275 | #define CONFIG_CMD_NAND 1 |
| 276 | #define CONFIG_NAND_FSL_ELBC 1 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 277 | #define CONFIG_SYS_NAND_BLOCK_SIZE 16384 |
Joe Hershberger | 7d6a098 | 2011-10-11 23:57:30 -0500 | [diff] [blame] | 278 | #define CONFIG_SYS_NAND_WINDOW_SIZE (32 * 1024) |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 279 | |
Scott Wood | e4c0950 | 2008-06-30 14:13:28 -0500 | [diff] [blame] | 280 | |
Joe Hershberger | 261c07b | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 281 | #define CONFIG_SYS_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE \ |
Joe Hershberger | 7d6a098 | 2011-10-11 23:57:30 -0500 | [diff] [blame] | 282 | | BR_DECC_CHK_GEN /* Use HW ECC */ \ |
Joe Hershberger | 261c07b | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 283 | | BR_PS_8 /* 8 bit port */ \ |
Wolfgang Denk | a7676ea | 2007-05-16 01:16:53 +0200 | [diff] [blame] | 284 | | BR_MS_FCM /* MSEL = FCM */ \ |
Joe Hershberger | 261c07b | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 285 | | BR_V) /* valid */ |
Joe Hershberger | 7d6a098 | 2011-10-11 23:57:30 -0500 | [diff] [blame] | 286 | #define CONFIG_SYS_NAND_OR_PRELIM \ |
| 287 | (P2SZ_TO_AM(CONFIG_SYS_NAND_WINDOW_SIZE) \ |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 288 | | OR_FCM_CSCT \ |
| 289 | | OR_FCM_CST \ |
| 290 | | OR_FCM_CHT \ |
| 291 | | OR_FCM_SCY_1 \ |
| 292 | | OR_FCM_TRLX \ |
Joe Hershberger | 261c07b | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 293 | | OR_FCM_EHTR) |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 294 | /* 0xFFFF8396 */ |
Scott Wood | e4c0950 | 2008-06-30 14:13:28 -0500 | [diff] [blame] | 295 | |
Scott Wood | 22f4442 | 2012-12-06 13:33:18 +0000 | [diff] [blame] | 296 | #ifdef CONFIG_NAND |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 297 | #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM |
| 298 | #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM |
| 299 | #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NOR_BR_PRELIM |
| 300 | #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NOR_OR_PRELIM |
Scott Wood | e4c0950 | 2008-06-30 14:13:28 -0500 | [diff] [blame] | 301 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 302 | #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NOR_BR_PRELIM |
| 303 | #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NOR_OR_PRELIM |
| 304 | #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM |
| 305 | #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM |
Scott Wood | e4c0950 | 2008-06-30 14:13:28 -0500 | [diff] [blame] | 306 | #endif |
| 307 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 308 | #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE |
Joe Hershberger | 7d6a098 | 2011-10-11 23:57:30 -0500 | [diff] [blame] | 309 | #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB) |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 310 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 311 | #define CONFIG_SYS_NAND_LBLAWBAR_PRELIM CONFIG_SYS_LBLAWBAR1_PRELIM |
| 312 | #define CONFIG_SYS_NAND_LBLAWAR_PRELIM CONFIG_SYS_LBLAWAR1_PRELIM |
Scott Wood | e4c0950 | 2008-06-30 14:13:28 -0500 | [diff] [blame] | 313 | |
Joe Hershberger | 7d6a098 | 2011-10-11 23:57:30 -0500 | [diff] [blame] | 314 | /* local bus write LED / read status buffer (BCSR) mapping */ |
| 315 | #define CONFIG_SYS_BCSR_ADDR 0xFA000000 |
| 316 | #define CONFIG_SYS_BCSR_SIZE (32 * 1024) /* 0x00008000 */ |
| 317 | /* map at 0xFA000000 on LCS3 */ |
| 318 | #define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_BCSR_ADDR \ |
| 319 | | BR_PS_8 /* 8 bit port */ \ |
| 320 | | BR_MS_GPCM /* MSEL = GPCM */ \ |
| 321 | | BR_V) /* valid */ |
| 322 | /* 0xFA000801 */ |
| 323 | #define CONFIG_SYS_OR3_PRELIM (P2SZ_TO_AM(CONFIG_SYS_BCSR_SIZE) \ |
| 324 | | OR_GPCM_CSNT \ |
| 325 | | OR_GPCM_ACS_DIV2 \ |
| 326 | | OR_GPCM_XACS \ |
| 327 | | OR_GPCM_SCY_15 \ |
| 328 | | OR_GPCM_TRLX_SET \ |
| 329 | | OR_GPCM_EHTR_SET \ |
| 330 | | OR_GPCM_EAD) |
| 331 | /* 0xFFFF8FF7 */ |
| 332 | #define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_BCSR_ADDR |
| 333 | #define CONFIG_SYS_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_32KB) |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 334 | |
Timur Tabi | 89c7784 | 2008-02-08 13:15:55 -0600 | [diff] [blame] | 335 | /* Vitesse 7385 */ |
| 336 | |
Timur Tabi | 89c7784 | 2008-02-08 13:15:55 -0600 | [diff] [blame] | 337 | #ifdef CONFIG_VSC7385_ENET |
| 338 | |
Joe Hershberger | 7d6a098 | 2011-10-11 23:57:30 -0500 | [diff] [blame] | 339 | /* VSC7385 Base address on LCS2 */ |
| 340 | #define CONFIG_SYS_VSC7385_BASE 0xF0000000 |
| 341 | #define CONFIG_SYS_VSC7385_SIZE (128 * 1024) /* 0x00020000 */ |
| 342 | |
| 343 | #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_VSC7385_BASE \ |
| 344 | | BR_PS_8 /* 8 bit port */ \ |
| 345 | | BR_MS_GPCM /* MSEL = GPCM */ \ |
| 346 | | BR_V) /* valid */ |
| 347 | #define CONFIG_SYS_OR2_PRELIM (P2SZ_TO_AM(CONFIG_SYS_VSC7385_SIZE) \ |
| 348 | | OR_GPCM_CSNT \ |
| 349 | | OR_GPCM_XACS \ |
| 350 | | OR_GPCM_SCY_15 \ |
| 351 | | OR_GPCM_SETA \ |
| 352 | | OR_GPCM_TRLX_SET \ |
| 353 | | OR_GPCM_EHTR_SET \ |
| 354 | | OR_GPCM_EAD) |
| 355 | /* 0xFFFE09FF */ |
| 356 | |
Joe Hershberger | 261c07b | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 357 | /* Access window base at VSC7385 base */ |
| 358 | #define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_VSC7385_BASE |
Joe Hershberger | 7d6a098 | 2011-10-11 23:57:30 -0500 | [diff] [blame] | 359 | #define CONFIG_SYS_LBLAWAR2_PRELIM (LBLAWAR_EN | LBLAWAR_128KB) |
Timur Tabi | 89c7784 | 2008-02-08 13:15:55 -0600 | [diff] [blame] | 360 | |
| 361 | #endif |
| 362 | |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 363 | /* pass open firmware flat tree */ |
Kim Phillips | 35cc4e4 | 2007-08-15 22:30:39 -0500 | [diff] [blame] | 364 | #define CONFIG_OF_LIBFDT 1 |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 365 | #define CONFIG_OF_BOARD_SETUP 1 |
Kim Phillips | 5b8bc60 | 2007-12-20 14:09:22 -0600 | [diff] [blame] | 366 | #define CONFIG_OF_STDOUT_VIA_ALIAS 1 |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 367 | |
Joe Hershberger | 0eaf8f9 | 2011-11-11 15:55:38 -0600 | [diff] [blame] | 368 | #define CONFIG_MPC83XX_GPIO 1 |
| 369 | #define CONFIG_CMD_GPIO 1 |
| 370 | |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 371 | /* |
| 372 | * Serial Port |
| 373 | */ |
| 374 | #define CONFIG_CONS_INDEX 1 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 375 | #define CONFIG_SYS_NS16550 |
| 376 | #define CONFIG_SYS_NS16550_SERIAL |
| 377 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 378 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 379 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 380 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200} |
| 381 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 382 | #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500) |
| 383 | #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600) |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 384 | |
| 385 | /* Use the HUSH parser */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 386 | #define CONFIG_SYS_HUSH_PARSER |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 387 | |
| 388 | /* I2C */ |
Heiko Schocher | 00f792e | 2012-10-24 13:48:22 +0200 | [diff] [blame] | 389 | #define CONFIG_SYS_I2C |
| 390 | #define CONFIG_SYS_I2C_FSL |
| 391 | #define CONFIG_SYS_FSL_I2C_SPEED 400000 |
| 392 | #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F |
| 393 | #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 |
| 394 | #define CONFIG_SYS_FSL_I2C2_SPEED 400000 |
| 395 | #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F |
| 396 | #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100 |
| 397 | #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 398 | |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 399 | /* |
| 400 | * General PCI |
| 401 | * Addresses are mapped 1-1. |
| 402 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 403 | #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000 |
| 404 | #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE |
| 405 | #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */ |
| 406 | #define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000 |
| 407 | #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE |
| 408 | #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */ |
| 409 | #define CONFIG_SYS_PCI1_IO_BASE 0x00000000 |
| 410 | #define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000 |
| 411 | #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */ |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 412 | |
| 413 | #define CONFIG_PCI_PNP /* do pci plug-and-play */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 414 | #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */ |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 415 | |
| 416 | /* |
Timur Tabi | 89c7784 | 2008-02-08 13:15:55 -0600 | [diff] [blame] | 417 | * TSEC |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 418 | */ |
| 419 | #define CONFIG_TSEC_ENET /* TSEC ethernet support */ |
| 420 | |
Timur Tabi | 89c7784 | 2008-02-08 13:15:55 -0600 | [diff] [blame] | 421 | #define CONFIG_GMII /* MII PHY management */ |
| 422 | |
| 423 | #ifdef CONFIG_TSEC1 |
| 424 | #define CONFIG_HAS_ETH0 |
| 425 | #define CONFIG_TSEC1_NAME "TSEC0" |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 426 | #define CONFIG_SYS_TSEC1_OFFSET 0x24000 |
Timur Tabi | 89c7784 | 2008-02-08 13:15:55 -0600 | [diff] [blame] | 427 | #define TSEC1_PHY_ADDR 0x1c |
| 428 | #define TSEC1_FLAGS TSEC_GIGABIT |
| 429 | #define TSEC1_PHYIDX 0 |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 430 | #endif |
| 431 | |
Timur Tabi | 89c7784 | 2008-02-08 13:15:55 -0600 | [diff] [blame] | 432 | #ifdef CONFIG_TSEC2 |
| 433 | #define CONFIG_HAS_ETH1 |
Kim Phillips | 255a3577 | 2007-05-16 16:52:19 -0500 | [diff] [blame] | 434 | #define CONFIG_TSEC2_NAME "TSEC1" |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 435 | #define CONFIG_SYS_TSEC2_OFFSET 0x25000 |
Timur Tabi | 89c7784 | 2008-02-08 13:15:55 -0600 | [diff] [blame] | 436 | #define TSEC2_PHY_ADDR 4 |
| 437 | #define TSEC2_FLAGS TSEC_GIGABIT |
| 438 | #define TSEC2_PHYIDX 0 |
| 439 | #endif |
| 440 | |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 441 | |
| 442 | /* Options are: TSEC[0-1] */ |
| 443 | #define CONFIG_ETHPRIME "TSEC1" |
| 444 | |
| 445 | /* |
| 446 | * Configure on-board RTC |
| 447 | */ |
| 448 | #define CONFIG_RTC_DS1337 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 449 | #define CONFIG_SYS_I2C_RTC_ADDR 0x68 |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 450 | |
| 451 | /* |
| 452 | * Environment |
| 453 | */ |
Scott Wood | 22f4442 | 2012-12-06 13:33:18 +0000 | [diff] [blame] | 454 | #if defined(CONFIG_NAND) |
Jean-Christophe PLAGNIOL-VILLARD | 51bfee1 | 2008-09-10 22:47:58 +0200 | [diff] [blame] | 455 | #define CONFIG_ENV_IS_IN_NAND 1 |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 456 | #define CONFIG_ENV_OFFSET (512 * 1024) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 457 | #define CONFIG_ENV_SECT_SIZE CONFIG_SYS_NAND_BLOCK_SIZE |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 458 | #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE |
| 459 | #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE |
| 460 | #define CONFIG_ENV_RANGE (CONFIG_ENV_SECT_SIZE * 4) |
Joe Hershberger | 261c07b | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 461 | #define CONFIG_ENV_OFFSET_REDUND \ |
| 462 | (CONFIG_ENV_OFFSET + CONFIG_ENV_RANGE) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 463 | #elif !defined(CONFIG_SYS_RAMBOOT) |
Jean-Christophe PLAGNIOL-VILLARD | 5a1aceb | 2008-09-10 22:48:04 +0200 | [diff] [blame] | 464 | #define CONFIG_ENV_IS_IN_FLASH 1 |
Joe Hershberger | 261c07b | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 465 | #define CONFIG_ENV_ADDR \ |
| 466 | (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 467 | #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */ |
| 468 | #define CONFIG_ENV_SIZE 0x2000 |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 469 | |
| 470 | /* Address and size of Redundant Environment Sector */ |
| 471 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 93f6d72 | 2008-09-10 22:48:00 +0200 | [diff] [blame] | 472 | #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 473 | #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 474 | #define CONFIG_ENV_SIZE 0x2000 |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 475 | #endif |
| 476 | |
| 477 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 478 | #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 479 | |
Jon Loeliger | 8ea5499 | 2007-07-04 22:30:06 -0500 | [diff] [blame] | 480 | /* |
Jon Loeliger | 079a136 | 2007-07-10 10:12:10 -0500 | [diff] [blame] | 481 | * BOOTP options |
| 482 | */ |
| 483 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 484 | #define CONFIG_BOOTP_BOOTPATH |
| 485 | #define CONFIG_BOOTP_GATEWAY |
| 486 | #define CONFIG_BOOTP_HOSTNAME |
| 487 | |
| 488 | |
| 489 | /* |
Jon Loeliger | 8ea5499 | 2007-07-04 22:30:06 -0500 | [diff] [blame] | 490 | * Command line configuration. |
| 491 | */ |
Jon Loeliger | 8ea5499 | 2007-07-04 22:30:06 -0500 | [diff] [blame] | 492 | #define CONFIG_CMD_PING |
| 493 | #define CONFIG_CMD_DHCP |
| 494 | #define CONFIG_CMD_I2C |
| 495 | #define CONFIG_CMD_MII |
| 496 | #define CONFIG_CMD_DATE |
| 497 | #define CONFIG_CMD_PCI |
| 498 | |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 499 | #define CONFIG_CMDLINE_EDITING 1 |
Kim Phillips | a059e90 | 2010-04-15 17:36:05 -0500 | [diff] [blame] | 500 | #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 501 | |
| 502 | /* |
| 503 | * Miscellaneous configurable options |
| 504 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 505 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
| 506 | #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 507 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 508 | |
Joe Hershberger | 261c07b | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 509 | /* Print Buffer Size */ |
| 510 | #define CONFIG_SYS_PBSIZE \ |
| 511 | (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) |
| 512 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
| 513 | /* Boot Argument Buffer Size */ |
| 514 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 515 | |
| 516 | /* |
| 517 | * For booting Linux, the board info and command line data |
Ira W. Snyder | 9f530d5 | 2010-09-10 15:42:32 -0700 | [diff] [blame] | 518 | * have to be in the first 256 MB of memory, since this is |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 519 | * the maximum mapped by the Linux kernel during initialization. |
| 520 | */ |
Joe Hershberger | 261c07b | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 521 | /* Initial Memory map for Linux*/ |
| 522 | #define CONFIG_SYS_BOOTMAPSZ (256 << 20) |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 523 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 524 | #define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */ |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 525 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 526 | #ifdef CONFIG_SYS_66MHZ |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 527 | |
| 528 | /* 66MHz IN, 133MHz CSB, 266 DDR, 266 CORE */ |
| 529 | /* 0x62040000 */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 530 | #define CONFIG_SYS_HRCW_LOW (\ |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 531 | 0x20000000 /* reserved, must be set */ |\ |
| 532 | HRCWL_DDRCM |\ |
| 533 | HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ |
| 534 | HRCWL_DDR_TO_SCB_CLK_2X1 |\ |
| 535 | HRCWL_CSB_TO_CLKIN_2X1 |\ |
| 536 | HRCWL_CORE_TO_CSB_2X1) |
| 537 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 538 | #define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 2) |
Scott Wood | e4c0950 | 2008-06-30 14:13:28 -0500 | [diff] [blame] | 539 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 540 | #elif defined(CONFIG_SYS_33MHZ) |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 541 | |
| 542 | /* 33MHz IN, 165MHz CSB, 330 DDR, 330 CORE */ |
| 543 | /* 0x65040000 */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 544 | #define CONFIG_SYS_HRCW_LOW (\ |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 545 | 0x20000000 /* reserved, must be set */ |\ |
| 546 | HRCWL_DDRCM |\ |
| 547 | HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ |
| 548 | HRCWL_DDR_TO_SCB_CLK_2X1 |\ |
| 549 | HRCWL_CSB_TO_CLKIN_5X1 |\ |
| 550 | HRCWL_CORE_TO_CSB_2X1) |
| 551 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 552 | #define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 5) |
Scott Wood | e4c0950 | 2008-06-30 14:13:28 -0500 | [diff] [blame] | 553 | |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 554 | #endif |
| 555 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 556 | #define CONFIG_SYS_HRCW_HIGH_BASE (\ |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 557 | HRCWH_PCI_HOST |\ |
| 558 | HRCWH_PCI1_ARBITER_ENABLE |\ |
| 559 | HRCWH_CORE_ENABLE |\ |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 560 | HRCWH_BOOTSEQ_DISABLE |\ |
| 561 | HRCWH_SW_WATCHDOG_DISABLE |\ |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 562 | HRCWH_TSEC1M_IN_RGMII |\ |
| 563 | HRCWH_TSEC2M_IN_RGMII |\ |
Scott Wood | e4c0950 | 2008-06-30 14:13:28 -0500 | [diff] [blame] | 564 | HRCWH_BIG_ENDIAN) |
| 565 | |
Scott Wood | 22f4442 | 2012-12-06 13:33:18 +0000 | [diff] [blame] | 566 | #ifdef CONFIG_NAND |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 567 | #define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\ |
Wolfgang Denk | 4b07080 | 2008-08-14 14:41:06 +0200 | [diff] [blame] | 568 | HRCWH_FROM_0XFFF00100 |\ |
| 569 | HRCWH_ROM_LOC_NAND_SP_8BIT |\ |
| 570 | HRCWH_RL_EXT_NAND) |
Scott Wood | e4c0950 | 2008-06-30 14:13:28 -0500 | [diff] [blame] | 571 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 572 | #define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\ |
Wolfgang Denk | 4b07080 | 2008-08-14 14:41:06 +0200 | [diff] [blame] | 573 | HRCWH_FROM_0X00000100 |\ |
| 574 | HRCWH_ROM_LOC_LOCAL_16BIT |\ |
| 575 | HRCWH_RL_EXT_LEGACY) |
Scott Wood | e4c0950 | 2008-06-30 14:13:28 -0500 | [diff] [blame] | 576 | #endif |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 577 | |
| 578 | /* System IO Config */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 579 | #define CONFIG_SYS_SICRH (SICRH_TSOBI1 | SICRH_TSOBI2) /* RGMII */ |
Joe Hershberger | 0eaf8f9 | 2011-11-11 15:55:38 -0600 | [diff] [blame] | 580 | /* Enable Internal USB Phy and GPIO on LCD Connector */ |
| 581 | #define CONFIG_SYS_SICRL (SICRL_USBDR_10 | SICRL_LBC) |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 582 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 583 | #define CONFIG_SYS_HID0_INIT 0x000000000 |
| 584 | #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \ |
Kim Phillips | 1a2e203 | 2010-04-20 19:37:54 -0500 | [diff] [blame] | 585 | HID0_ENABLE_INSTRUCTION_CACHE | \ |
| 586 | HID0_ENABLE_DYNAMIC_POWER_MANAGMENT) |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 587 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 588 | #define CONFIG_SYS_HID2 HID2_HBE |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 589 | |
Becky Bruce | 31d8267 | 2008-05-08 19:02:12 -0500 | [diff] [blame] | 590 | #define CONFIG_HIGH_BATS 1 /* High BATs supported */ |
| 591 | |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 592 | /* DDR @ 0x00000000 */ |
Joe Hershberger | 72cd408 | 2011-10-11 23:57:28 -0500 | [diff] [blame] | 593 | #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW) |
Joe Hershberger | 261c07b | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 594 | #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \ |
| 595 | | BATU_BL_256M \ |
| 596 | | BATU_VS \ |
| 597 | | BATU_VP) |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 598 | |
| 599 | /* PCI @ 0x80000000 */ |
Joe Hershberger | 72cd408 | 2011-10-11 23:57:28 -0500 | [diff] [blame] | 600 | #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_RW) |
Joe Hershberger | 261c07b | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 601 | #define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \ |
| 602 | | BATU_BL_256M \ |
| 603 | | BATU_VS \ |
| 604 | | BATU_VP) |
| 605 | #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \ |
Joe Hershberger | 72cd408 | 2011-10-11 23:57:28 -0500 | [diff] [blame] | 606 | | BATL_PP_RW \ |
Joe Hershberger | 261c07b | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 607 | | BATL_CACHEINHIBIT \ |
| 608 | | BATL_GUARDEDSTORAGE) |
| 609 | #define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \ |
| 610 | | BATU_BL_256M \ |
| 611 | | BATU_VS \ |
| 612 | | BATU_VP) |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 613 | |
| 614 | /* PCI2 not supported on 8313 */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 615 | #define CONFIG_SYS_IBAT3L (0) |
| 616 | #define CONFIG_SYS_IBAT3U (0) |
| 617 | #define CONFIG_SYS_IBAT4L (0) |
| 618 | #define CONFIG_SYS_IBAT4U (0) |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 619 | |
| 620 | /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */ |
Joe Hershberger | 261c07b | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 621 | #define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \ |
Joe Hershberger | 72cd408 | 2011-10-11 23:57:28 -0500 | [diff] [blame] | 622 | | BATL_PP_RW \ |
Joe Hershberger | 261c07b | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 623 | | BATL_CACHEINHIBIT \ |
| 624 | | BATL_GUARDEDSTORAGE) |
| 625 | #define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \ |
| 626 | | BATU_BL_256M \ |
| 627 | | BATU_VS \ |
| 628 | | BATU_VP) |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 629 | |
| 630 | /* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */ |
Joe Hershberger | 72cd408 | 2011-10-11 23:57:28 -0500 | [diff] [blame] | 631 | #define CONFIG_SYS_IBAT6L (0xF0000000 | BATL_PP_RW | BATL_GUARDEDSTORAGE) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 632 | #define CONFIG_SYS_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP) |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 633 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 634 | #define CONFIG_SYS_IBAT7L (0) |
| 635 | #define CONFIG_SYS_IBAT7U (0) |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 636 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 637 | #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L |
| 638 | #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U |
| 639 | #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L |
| 640 | #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U |
| 641 | #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L |
| 642 | #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U |
| 643 | #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L |
| 644 | #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U |
| 645 | #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L |
| 646 | #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U |
| 647 | #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L |
| 648 | #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U |
| 649 | #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L |
| 650 | #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U |
| 651 | #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L |
| 652 | #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 653 | |
| 654 | /* |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 655 | * Environment Configuration |
| 656 | */ |
| 657 | #define CONFIG_ENV_OVERWRITE |
| 658 | |
Joe Hershberger | 261c07b | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 659 | #define CONFIG_NETDEV "eth1" |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 660 | |
| 661 | #define CONFIG_HOSTNAME mpc8313erdb |
Joe Hershberger | 8b3637c | 2011-10-13 13:03:47 +0000 | [diff] [blame] | 662 | #define CONFIG_ROOTPATH "/nfs/root/path" |
Joe Hershberger | b3f44c2 | 2011-10-13 13:03:48 +0000 | [diff] [blame] | 663 | #define CONFIG_BOOTFILE "uImage" |
Joe Hershberger | 261c07b | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 664 | /* U-Boot image on TFTP server */ |
| 665 | #define CONFIG_UBOOTPATH "u-boot.bin" |
| 666 | #define CONFIG_FDTFILE "mpc8313erdb.dtb" |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 667 | |
Joe Hershberger | 261c07b | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 668 | /* default location for tftp and bootm */ |
| 669 | #define CONFIG_LOADADDR 800000 |
Kim Phillips | 7fd0bea | 2008-09-24 08:46:25 -0500 | [diff] [blame] | 670 | #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */ |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 671 | #define CONFIG_BAUDRATE 115200 |
| 672 | |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 673 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
Joe Hershberger | 261c07b | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 674 | "netdev=" CONFIG_NETDEV "\0" \ |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 675 | "ethprime=TSEC1\0" \ |
Joe Hershberger | 261c07b | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 676 | "uboot=" CONFIG_UBOOTPATH "\0" \ |
Wolfgang Denk | 53677ef | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 677 | "tftpflash=tftpboot $loadaddr $uboot; " \ |
Marek Vasut | 5368c55 | 2012-09-23 17:41:24 +0200 | [diff] [blame] | 678 | "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \ |
| 679 | " +$filesize; " \ |
| 680 | "erase " __stringify(CONFIG_SYS_TEXT_BASE) \ |
| 681 | " +$filesize; " \ |
| 682 | "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ |
| 683 | " $filesize; " \ |
| 684 | "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \ |
| 685 | " +$filesize; " \ |
| 686 | "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ |
| 687 | " $filesize\0" \ |
Kim Phillips | 79f516b | 2009-08-21 16:34:38 -0500 | [diff] [blame] | 688 | "fdtaddr=780000\0" \ |
Joe Hershberger | 261c07b | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 689 | "fdtfile=" CONFIG_FDTFILE "\0" \ |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 690 | "console=ttyS0\0" \ |
| 691 | "setbootargs=setenv bootargs " \ |
| 692 | "root=$rootdev rw console=$console,$baudrate $othbootargs\0" \ |
Wolfgang Denk | 53677ef | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 693 | "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \ |
Joe Hershberger | 261c07b | 2011-10-11 23:57:10 -0500 | [diff] [blame] | 694 | "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"\ |
| 695 | "$netdev:off " \ |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 696 | "root=$rootdev rw console=$console,$baudrate $othbootargs\0" |
| 697 | |
| 698 | #define CONFIG_NFSBOOTCOMMAND \ |
| 699 | "setenv rootdev /dev/nfs;" \ |
Wolfgang Denk | 53677ef | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 700 | "run setbootargs;" \ |
| 701 | "run setipargs;" \ |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 702 | "tftp $loadaddr $bootfile;" \ |
| 703 | "tftp $fdtaddr $fdtfile;" \ |
| 704 | "bootm $loadaddr - $fdtaddr" |
| 705 | |
| 706 | #define CONFIG_RAMBOOTCOMMAND \ |
| 707 | "setenv rootdev /dev/ram;" \ |
| 708 | "run setbootargs;" \ |
| 709 | "tftp $ramdiskaddr $ramdiskfile;" \ |
| 710 | "tftp $loadaddr $bootfile;" \ |
| 711 | "tftp $fdtaddr $fdtfile;" \ |
| 712 | "bootm $loadaddr $ramdiskaddr $fdtaddr" |
| 713 | |
Scott Wood | 96b8a05 | 2007-04-16 14:54:15 -0500 | [diff] [blame] | 714 | #endif /* __CONFIG_H */ |