blob: 4dddab7c1dfee179d10c411a315c492fc6e20771 [file] [log] [blame]
Matthew Fettke545c8e02008-01-24 14:02:32 -06001/*
2 * Configuation settings for the Motorola MC5275EVB board.
3 *
4 * By Arthur Shipkowski <art@videon-central.com>
5 * Copyright (C) 2005 Videon Central, Inc.
6 *
7 * Based off of M5272C3 board code by Josef Baumgartner
8 * <josef.baumgartner@telex.de>
9 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +020010 * SPDX-License-Identifier: GPL-2.0+
Matthew Fettke545c8e02008-01-24 14:02:32 -060011 */
12
13/*
14 * board/config.h - configuration options, board specific
15 */
16
17#ifndef _M5275EVB_H
18#define _M5275EVB_H
19
20/*
21 * High Level Configuration Options
22 * (easy to change)
23 */
24#define CONFIG_MCF52x2 /* define processor family */
25#define CONFIG_M5275 /* define processor type */
26#define CONFIG_M5275EVB /* define board type */
27
28#define CONFIG_MCFTMR
29
30#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020031#define CONFIG_SYS_UART_PORT (0)
TsiChung Liew79e07992008-08-15 16:50:07 +000032#define CONFIG_BAUDRATE 115200
Matthew Fettke545c8e02008-01-24 14:02:32 -060033
34/* Configuration for environment
35 * Environment is embedded in u-boot in the second sector of the flash
36 */
37#ifndef CONFIG_MONITOR_IS_IN_RAM
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +020038#define CONFIG_ENV_OFFSET 0x4000
39#define CONFIG_ENV_SECT_SIZE 0x2000
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +020040#define CONFIG_ENV_IS_IN_FLASH 1
Matthew Fettke545c8e02008-01-24 14:02:32 -060041#else
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +020042#define CONFIG_ENV_ADDR 0xffe04000
43#define CONFIG_ENV_SECT_SIZE 0x2000
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +020044#define CONFIG_ENV_IS_IN_FLASH 1
Matthew Fettke545c8e02008-01-24 14:02:32 -060045#endif
46
47/*
48 * BOOTP options
49 */
50#define CONFIG_BOOTP_BOOTFILESIZE
51#define CONFIG_BOOTP_BOOTPATH
52#define CONFIG_BOOTP_GATEWAY
53#define CONFIG_BOOTP_HOSTNAME
54
55/* Available command configuration */
56#include <config_cmd_default.h>
57
TsiChung Liewdd9f0542010-03-11 22:12:53 -060058#define CONFIG_CMD_CACHE
Matthew Fettke545c8e02008-01-24 14:02:32 -060059#define CONFIG_CMD_PING
60#define CONFIG_CMD_MII
61#define CONFIG_CMD_NET
62#define CONFIG_CMD_ELF
63#define CONFIG_CMD_FLASH
64#define CONFIG_CMD_I2C
65#define CONFIG_CMD_MEMORY
66#define CONFIG_CMD_DHCP
67
68#undef CONFIG_CMD_LOADS
69#undef CONFIG_CMD_LOADB
70
71#define CONFIG_MCFFEC
72#ifdef CONFIG_MCFFEC
Matthew Fettke545c8e02008-01-24 14:02:32 -060073#define CONFIG_MII 1
TsiChung Liew0f3ba7e2008-03-30 01:22:13 -050074#define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020075#define CONFIG_SYS_DISCOVER_PHY
76#define CONFIG_SYS_RX_ETH_BUFFER 8
77#define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
78#define CONFIG_SYS_FEC0_PINMUX 0
79#define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
80#define CONFIG_SYS_FEC1_PINMUX 0
81#define CONFIG_SYS_FEC1_MIIBASE CONFIG_SYS_FEC1_IOBASE
Matthew Fettke545c8e02008-01-24 14:02:32 -060082#define MCFFEC_TOUT_LOOP 50000
83#define CONFIG_HAS_ETH1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020084/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
85#ifndef CONFIG_SYS_DISCOVER_PHY
Matthew Fettke545c8e02008-01-24 14:02:32 -060086#define FECDUPLEX FULL
87#define FECSPEED _100BASET
88#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020089#ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
90#define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
Matthew Fettke545c8e02008-01-24 14:02:32 -060091#endif
92#endif
93#endif
94
95/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +020096#define CONFIG_SYS_I2C
97#define CONFIG_SYS_I2C_FSL
98#define CONFIG_SYS_FSL_I2C_SPEED 80000
99#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
100#define CONFIG_SYS_FSL_I2C_OFFSET 0x00000300
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200101#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
102#define CONFIG_SYS_I2C_PINMUX_REG (gpio_reg->par_feci2c)
103#define CONFIG_SYS_I2C_PINMUX_CLR (0xFFF0)
104#define CONFIG_SYS_I2C_PINMUX_SET (0x000F)
Matthew Fettke545c8e02008-01-24 14:02:32 -0600105
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200106#define CONFIG_SYS_PROMPT "-> "
107#define CONFIG_SYS_LONGHELP /* undef to save memory */
Matthew Fettke545c8e02008-01-24 14:02:32 -0600108
109#if (CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200110# define CONFIG_SYS_CBSIZE 1024
Matthew Fettke545c8e02008-01-24 14:02:32 -0600111#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200112# define CONFIG_SYS_CBSIZE 256
Matthew Fettke545c8e02008-01-24 14:02:32 -0600113#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200114#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
115#define CONFIG_SYS_MAXARGS 16
116#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
Matthew Fettke545c8e02008-01-24 14:02:32 -0600117
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200118#define CONFIG_SYS_LOAD_ADDR 0x800000
Matthew Fettke545c8e02008-01-24 14:02:32 -0600119
120#define CONFIG_BOOTDELAY 5
121#define CONFIG_BOOTCOMMAND "bootm ffe40000"
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200122#define CONFIG_SYS_MEMTEST_START 0x400
123#define CONFIG_SYS_MEMTEST_END 0x380000
Matthew Fettke545c8e02008-01-24 14:02:32 -0600124
TsiChung Liew0e8a7552010-03-10 16:33:03 -0600125#ifdef CONFIG_MCFFEC
126# define CONFIG_NET_RETRY_COUNT 5
127# define CONFIG_OVERWRITE_ETHADDR_ONCE
128#endif /* FEC_ENET */
129
130#define CONFIG_EXTRA_ENV_SETTINGS \
131 "netdev=eth0\0" \
132 "loadaddr=10000\0" \
133 "uboot=u-boot.bin\0" \
134 "load=tftp ${loadaddr} ${uboot}\0" \
135 "upd=run load; run prog\0" \
136 "prog=prot off ffe00000 ffe3ffff;" \
137 "era ffe00000 ffe3ffff;" \
138 "cp.b ${loadaddr} ffe00000 ${filesize};"\
139 "save\0" \
140 ""
141
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200142#define CONFIG_SYS_CLK 150000000
Matthew Fettke545c8e02008-01-24 14:02:32 -0600143
144/*
145 * Low Level Configuration Settings
146 * (address mappings, register initial values, etc.)
147 * You should know what you are doing if you make changes here.
148 */
149
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200150#define CONFIG_SYS_MBAR 0x40000000
Matthew Fettke545c8e02008-01-24 14:02:32 -0600151
152/*-----------------------------------------------------------------------
153 * Definitions for initial stack pointer and data area (in DPRAM)
154 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200155#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk553f0982010-10-26 13:32:32 +0200156#define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200157#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200158#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Matthew Fettke545c8e02008-01-24 14:02:32 -0600159
160/*-----------------------------------------------------------------------
161 * Start addresses for the final memory configuration
162 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200163 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
Matthew Fettke545c8e02008-01-24 14:02:32 -0600164 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200165#define CONFIG_SYS_SDRAM_BASE 0x00000000
166#define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
TsiChung Liew012522f2008-10-21 10:03:07 +0000167#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
Matthew Fettke545c8e02008-01-24 14:02:32 -0600168
169#ifdef CONFIG_MONITOR_IS_IN_RAM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200170#define CONFIG_SYS_MONITOR_BASE 0x20000
Matthew Fettke545c8e02008-01-24 14:02:32 -0600171#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200172#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
Matthew Fettke545c8e02008-01-24 14:02:32 -0600173#endif
174
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200175#define CONFIG_SYS_MONITOR_LEN 0x20000
176#define CONFIG_SYS_MALLOC_LEN (256 << 10)
177#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
Matthew Fettke545c8e02008-01-24 14:02:32 -0600178
179/*
180 * For booting Linux, the board info and command line data
181 * have to be in the first 8 MB of memory, since this is
182 * the maximum mapped by the Linux kernel during initialization ??
183 */
TsiChung Liewd6e4baf2009-01-27 12:57:47 +0000184#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
185#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
Matthew Fettke545c8e02008-01-24 14:02:32 -0600186
187/*-----------------------------------------------------------------------
188 * FLASH organization
189 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200190#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
191#define CONFIG_SYS_MAX_FLASH_SECT 11 /* max number of sectors on one chip */
192#define CONFIG_SYS_FLASH_ERASE_TOUT 1000
Matthew Fettke545c8e02008-01-24 14:02:32 -0600193
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200194#define CONFIG_SYS_FLASH_CFI 1
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200195#define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200196#define CONFIG_SYS_FLASH_SIZE 0x200000
Matthew Fettke545c8e02008-01-24 14:02:32 -0600197
198/*-----------------------------------------------------------------------
199 * Cache Configuration
200 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200201#define CONFIG_SYS_CACHELINE_SIZE 16
Matthew Fettke545c8e02008-01-24 14:02:32 -0600202
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600203#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200204 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600205#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200206 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600207#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV | CF_CACR_INVI)
208#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
209 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
210 CF_ACR_EN | CF_ACR_SM_ALL)
211#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CINV | \
212 CF_CACR_DISD | CF_CACR_INVI | \
213 CF_CACR_CEIB | CF_CACR_DCM | \
214 CF_CACR_EUSP)
215
Matthew Fettke545c8e02008-01-24 14:02:32 -0600216/*-----------------------------------------------------------------------
217 * Memory bank definitions
218 */
TsiChung Liew012522f2008-10-21 10:03:07 +0000219#define CONFIG_SYS_CS0_BASE 0xffe00000
220#define CONFIG_SYS_CS0_CTRL 0x00001980
221#define CONFIG_SYS_CS0_MASK 0x001F0001
Matthew Fettke545c8e02008-01-24 14:02:32 -0600222
TsiChung Liew012522f2008-10-21 10:03:07 +0000223#define CONFIG_SYS_CS1_BASE 0x30000000
224#define CONFIG_SYS_CS1_CTRL 0x00001900
225#define CONFIG_SYS_CS1_MASK 0x00070001
Matthew Fettke545c8e02008-01-24 14:02:32 -0600226
227/*-----------------------------------------------------------------------
228 * Port configuration
229 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200230#define CONFIG_SYS_FECI2C 0x0FA0
Matthew Fettke545c8e02008-01-24 14:02:32 -0600231
232#endif /* _M5275EVB_H */