blob: 3467a515b6c0f0aa67031c3a7ff1cecaee365f71 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Jon Loeligerd9b94f22005-07-25 14:05:07 -05002/*
Kumar Gala8b47d7e2011-01-04 17:57:59 -06003 * Copyright 2004, 2007, 2010-2011 Freescale Semiconductor.
Biwen Li01d97d52020-05-01 20:56:37 +08004 * Copyright 2020 NXP
Jon Loeligerd9b94f22005-07-25 14:05:07 -05005 */
6
7/*
8 * mpc8548cds board configuration file
9 *
10 * Please refer to doc/README.mpc85xxcds for more info.
11 *
12 */
13#ifndef __CONFIG_H
14#define __CONFIG_H
15
Kumar Gala8b47d7e2011-01-04 17:57:59 -060016#define CONFIG_SYS_SRIO
17#define CONFIG_SRIO1 /* SRIO port 1 */
18
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050019#define CONFIG_PCI1 /* PCI controller 1 */
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -040020#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050021#undef CONFIG_PCI2
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050022
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050023#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
Jon Loeligerd9b94f22005-07-25 14:05:07 -050024
Jon Loeligerd9b94f22005-07-25 14:05:07 -050025#ifndef __ASSEMBLY__
Simon Glass1af3c7f2020-05-10 11:40:09 -060026#include <linux/stringify.h>
Jon Loeligerd9b94f22005-07-25 14:05:07 -050027#endif
Jon Loeligerd9b94f22005-07-25 14:05:07 -050028
29/*
30 * These can be toggled for performance analysis, otherwise use default.
31 */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050032#define CONFIG_L2_CACHE /* toggle L2 cache */
Jon Loeligerd9b94f22005-07-25 14:05:07 -050033
34/*
35 * Only possible on E500 Version 2 or newer cores.
36 */
37#define CONFIG_ENABLE_36BIT_PHYS 1
38
Timur Tabie46fedf2011-08-04 18:03:41 -050039#define CONFIG_SYS_CCSRBAR 0xe0000000
40#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Jon Loeligerd9b94f22005-07-25 14:05:07 -050041
Jon Loeligere31d2c12008-03-18 13:51:06 -050042/* DDR Setup */
Jon Loeligere31d2c12008-03-18 13:51:06 -050043#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
Jon Loeligere31d2c12008-03-18 13:51:06 -050044
Jon Loeligere31d2c12008-03-18 13:51:06 -050045#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
46
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020047#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
48#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Jon Loeligerd9b94f22005-07-25 14:05:07 -050049
Jon Loeligere31d2c12008-03-18 13:51:06 -050050#define CONFIG_DIMM_SLOTS_PER_CTLR 1
Jon Loeligerd9b94f22005-07-25 14:05:07 -050051
Jon Loeligere31d2c12008-03-18 13:51:06 -050052/* I2C addresses of SPD EEPROMs */
53#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
54
55/* Make sure required options are set */
Jon Loeligerd9b94f22005-07-25 14:05:07 -050056#ifndef CONFIG_SPD_EEPROM
57#error ("CONFIG_SPD_EEPROM is required")
58#endif
59
chenhui zhaofff80972011-10-13 13:40:59 +080060/*
61 * Physical Address Map
62 *
63 * 32bit:
64 * 0x0000_0000 0x7fff_ffff DDR 2G cacheable
65 * 0x8000_0000 0x9fff_ffff PCI1 MEM 512M cacheable
66 * 0xa000_0000 0xbfff_ffff PCIe MEM 512M cacheable
67 * 0xc000_0000 0xdfff_ffff RapidIO 512M cacheable
68 * 0xe000_0000 0xe00f_ffff CCSR 1M non-cacheable
69 * 0xe200_0000 0xe20f_ffff PCI1 IO 1M non-cacheable
70 * 0xe300_0000 0xe30f_ffff PCIe IO 1M non-cacheable
71 * 0xf000_0000 0xf3ff_ffff SDRAM 64M cacheable
72 * 0xf800_0000 0xf80f_ffff NVRAM/CADMUS 1M non-cacheable
73 * 0xff00_0000 0xff7f_ffff FLASH (2nd bank) 8M non-cacheable
74 * 0xff80_0000 0xffff_ffff FLASH (boot bank) 8M non-cacheable
75 *
chenhui zhaob76aef62011-10-13 13:41:00 +080076 * 36bit:
77 * 0x00000_0000 0x07fff_ffff DDR 2G cacheable
78 * 0xc0000_0000 0xc1fff_ffff PCI1 MEM 512M cacheable
79 * 0xc2000_0000 0xc3fff_ffff PCIe MEM 512M cacheable
80 * 0xc4000_0000 0xc5fff_ffff RapidIO 512M cacheable
81 * 0xfe000_0000 0xfe00f_ffff CCSR 1M non-cacheable
82 * 0xfe200_0000 0xfe20f_ffff PCI1 IO 1M non-cacheable
83 * 0xfe300_0000 0xfe30f_ffff PCIe IO 1M non-cacheable
84 * 0xff000_0000 0xff3ff_ffff SDRAM 64M cacheable
85 * 0xff800_0000 0xff80f_ffff NVRAM/CADMUS 1M non-cacheable
86 * 0xfff00_0000 0xfff7f_ffff FLASH (2nd bank) 8M non-cacheable
87 * 0xfff80_0000 0xfffff_ffff FLASH (boot bank) 8M non-cacheable
88 *
chenhui zhaofff80972011-10-13 13:40:59 +080089 */
90
Jon Loeligerd9b94f22005-07-25 14:05:07 -050091/*
92 * Local Bus Definitions
93 */
94
95/*
96 * FLASH on the Local Bus
97 * Two banks, 8M each, using the CFI driver.
98 * Boot from BR0/OR0 bank at 0xff00_0000
99 * Alternate BR1/OR1 bank at 0xff80_0000
100 *
101 * BR0, BR1:
102 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
103 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
104 * Port Size = 16 bits = BRx[19:20] = 10
105 * Use GPCM = BRx[24:26] = 000
106 * Valid = BRx[31] = 1
107 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500108 * 0 4 8 12 16 20 24 28
109 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
110 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500111 *
112 * OR0, OR1:
113 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
114 * Reserved ORx[17:18] = 11, confusion here?
115 * CSNT = ORx[20] = 1
116 * ACS = half cycle delay = ORx[21:22] = 11
117 * SCY = 6 = ORx[24:27] = 0110
118 * TRLX = use relaxed timing = ORx[29] = 1
119 * EAD = use external address latch delay = OR[31] = 1
120 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500121 * 0 4 8 12 16 20 24 28
122 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500123 */
124
chenhui zhaofff80972011-10-13 13:40:59 +0800125#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */
chenhui zhaob76aef62011-10-13 13:41:00 +0800126#ifdef CONFIG_PHYS_64BIT
127#define CONFIG_SYS_FLASH_BASE_PHYS 0xfff000000ull
128#else
chenhui zhaofff80972011-10-13 13:40:59 +0800129#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
chenhui zhaob76aef62011-10-13 13:41:00 +0800130#endif
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500131
chenhui zhaofff80972011-10-13 13:40:59 +0800132#define CONFIG_SYS_FLASH_BANKS_LIST \
133 {CONFIG_SYS_FLASH_BASE_PHYS + 0x800000, CONFIG_SYS_FLASH_BASE_PHYS}
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200134#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
135#undef CONFIG_SYS_FLASH_CHECKSUM
136#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
137#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500138
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200139#define CONFIG_SYS_FLASH_EMPTY_INFO
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500140
chenhui zhao867b06f2011-09-06 16:41:19 +0000141#define CONFIG_HWCONFIG /* enable hwconfig */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500142
143/*
144 * SDRAM on the Local Bus
145 */
chenhui zhaofff80972011-10-13 13:40:59 +0800146#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
chenhui zhaob76aef62011-10-13 13:41:00 +0800147#ifdef CONFIG_PHYS_64BIT
148#define CONFIG_SYS_LBC_SDRAM_BASE_PHYS 0xff0000000ull
149#else
chenhui zhaofff80972011-10-13 13:40:59 +0800150#define CONFIG_SYS_LBC_SDRAM_BASE_PHYS CONFIG_SYS_LBC_SDRAM_BASE
chenhui zhaob76aef62011-10-13 13:41:00 +0800151#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200152#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500153
154/*
155 * Base Register 2 and Option Register 2 configure SDRAM.
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200156 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500157 *
158 * For BR2, need:
159 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
160 * port-size = 32-bits = BR2[19:20] = 11
161 * no parity checking = BR2[21:22] = 00
162 * SDRAM for MSEL = BR2[24:26] = 011
163 * Valid = BR[31] = 1
164 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500165 * 0 4 8 12 16 20 24 28
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500166 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
167 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200168 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500169 * FIXME: the top 17 bits of BR2.
170 */
171
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500172/*
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200173 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500174 *
175 * For OR2, need:
176 * 64MB mask for AM, OR2[0:7] = 1111 1100
177 * XAM, OR2[17:18] = 11
178 * 9 columns OR2[19-21] = 010
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500179 * 13 rows OR2[23-25] = 100
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500180 * EAD set for extra time OR[31] = 1
181 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500182 * 0 4 8 12 16 20 24 28
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500183 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
184 */
185
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200186#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
187#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
188#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
189#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500190
191/*
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500192 * Common settings for all Local Bus SDRAM commands.
193 * At run time, either BSMA1516 (for CPU 1.1)
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500194 * or BSMA1617 (for CPU 1.0) (old)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500195 * is OR'ed in too.
196 */
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500197#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
198 | LSDMR_PRETOACT7 \
199 | LSDMR_ACTTORW7 \
200 | LSDMR_BL8 \
201 | LSDMR_WRC4 \
202 | LSDMR_CL3 \
203 | LSDMR_RFEN \
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500204 )
205
206/*
207 * The CADMUS registers are connected to CS3 on CDS.
208 * The new memory map places CADMUS at 0xf8000000.
209 *
210 * For BR3, need:
211 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
212 * port-size = 8-bits = BR[19:20] = 01
213 * no parity checking = BR[21:22] = 00
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500214 * GPMC for MSEL = BR[24:26] = 000
215 * Valid = BR[31] = 1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500216 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500217 * 0 4 8 12 16 20 24 28
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500218 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
219 *
220 * For OR3, need:
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500221 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500222 * disable buffer ctrl OR[19] = 0
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500223 * CSNT OR[20] = 1
224 * ACS OR[21:22] = 11
225 * XACS OR[23] = 1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500226 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500227 * SETA OR[28] = 0
228 * TRLX OR[29] = 1
229 * EHTR OR[30] = 1
230 * EAD extra time OR[31] = 1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500231 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500232 * 0 4 8 12 16 20 24 28
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500233 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
234 */
235
Jon Loeliger25eedb22008-03-19 15:02:07 -0500236#define CONFIG_FSL_CADMUS
237
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500238#define CADMUS_BASE_ADDR 0xf8000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800239#ifdef CONFIG_PHYS_64BIT
240#define CADMUS_BASE_ADDR_PHYS 0xff8000000ull
241#else
chenhui zhaofff80972011-10-13 13:40:59 +0800242#define CADMUS_BASE_ADDR_PHYS CADMUS_BASE_ADDR
chenhui zhaob76aef62011-10-13 13:41:00 +0800243#endif
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500244
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200245#define CONFIG_SYS_INIT_RAM_LOCK 1
246#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200247#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500248
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200249#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200250#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500251
Hou Zhiqiang7bb72852019-08-20 09:35:35 +0000252#define CONFIG_SYS_MONITOR_LEN (512 * 1024)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500253
254/* Serial Port */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200255#define CONFIG_SYS_NS16550_SERIAL
256#define CONFIG_SYS_NS16550_REG_SIZE 1
257#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500258
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200259#define CONFIG_SYS_BAUDRATE_TABLE \
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500260 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
261
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200262#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
263#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500264
Jon Loeliger20476722006-10-20 15:50:15 -0500265/*
266 * I2C
267 */
Igor Opaniuk2147a162021-02-09 13:52:45 +0200268#if !CONFIG_IS_ENABLED(DM_I2C)
Heiko Schocher00f792e2012-10-24 13:48:22 +0200269#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Biwen Li01d97d52020-05-01 20:56:37 +0800270#else
271#define CONFIG_SYS_SPD_BUS_NUM 0
Biwen Li01d97d52020-05-01 20:56:37 +0800272#endif
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500273
Timur Tabie8d18542008-07-18 16:52:23 +0200274/* EEPROM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200275#define CONFIG_SYS_I2C_EEPROM_CCID
Timur Tabie8d18542008-07-18 16:52:23 +0200276
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500277/*
278 * General PCI
Sergei Shtylyov362dd832006-12-27 22:07:15 +0300279 * Memory space is mapped 1-1, but I/O space must start from 0.
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500280 */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600281#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800282#ifdef CONFIG_PHYS_64BIT
283#define CONFIG_SYS_PCI1_MEM_BUS 0xe0000000
284#define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull
285#else
Kumar Gala10795f42008-12-02 16:08:36 -0600286#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600287#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800288#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200289#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600290#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600291#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800292#ifdef CONFIG_PHYS_64BIT
293#define CONFIG_SYS_PCI1_IO_PHYS 0xfe2000000ull
294#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200295#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800296#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200297#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500298
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500299#ifdef CONFIG_PCIE1
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600300#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800301#ifdef CONFIG_PHYS_64BIT
chenhui zhaob76aef62011-10-13 13:41:00 +0800302#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc20000000ull
303#else
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600304#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800305#endif
Kumar Galaaca5f012008-12-02 16:08:40 -0600306#define CONFIG_SYS_PCIE1_IO_VIRT 0xe3000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800307#ifdef CONFIG_PHYS_64BIT
308#define CONFIG_SYS_PCIE1_IO_PHYS 0xfe3000000ull
309#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200310#define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800311#endif
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500312#endif
Zang Roy-r6191141fb7e02006-12-14 14:14:55 +0800313
314/*
315 * RapidIO MMU
316 */
chenhui zhaofff80972011-10-13 13:40:59 +0800317#define CONFIG_SYS_SRIO1_MEM_VIRT 0xc0000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800318#ifdef CONFIG_PHYS_64BIT
319#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc40000000ull
320#else
chenhui zhaofff80972011-10-13 13:40:59 +0800321#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc0000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800322#endif
Kumar Gala8b47d7e2011-01-04 17:57:59 -0600323#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500324
325#if defined(CONFIG_PCI)
chenhui zhao867b06f2011-09-06 16:41:19 +0000326#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500327#endif /* CONFIG_PCI */
328
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500329#if defined(CONFIG_TSEC_ENET)
330
Kim Phillips255a35772007-05-16 16:52:19 -0500331#define CONFIG_TSEC1 1
332#define CONFIG_TSEC1_NAME "eTSEC0"
333#define CONFIG_TSEC2 1
334#define CONFIG_TSEC2_NAME "eTSEC1"
335#define CONFIG_TSEC3 1
336#define CONFIG_TSEC3_NAME "eTSEC2"
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500337#define CONFIG_TSEC4
Kim Phillips255a35772007-05-16 16:52:19 -0500338#define CONFIG_TSEC4_NAME "eTSEC3"
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500339#undef CONFIG_MPC85XX_FEC
340
341#define TSEC1_PHY_ADDR 0
342#define TSEC2_PHY_ADDR 1
343#define TSEC3_PHY_ADDR 2
344#define TSEC4_PHY_ADDR 3
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500345
346#define TSEC1_PHYIDX 0
347#define TSEC2_PHYIDX 0
348#define TSEC3_PHYIDX 0
349#define TSEC4_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500350#define TSEC1_FLAGS TSEC_GIGABIT
351#define TSEC2_FLAGS TSEC_GIGABIT
352#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
353#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500354#endif /* CONFIG_TSEC_ENET */
355
356/*
357 * Environment
358 */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500359
360#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200361#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500362
Jon Loeliger2835e512007-06-13 13:22:08 -0500363/*
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500364 * Miscellaneous configurable options
365 */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500366
367/*
368 * For booting Linux, the board info and command line data
Kumar Galaa832ac42011-04-28 10:13:41 -0500369 * have to be in the first 64 MB of memory, since this is
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500370 * the maximum mapped by the Linux kernel during initialization.
371 */
Kumar Galaa832ac42011-04-28 10:13:41 -0500372#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
373#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500374
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500375/*
376 * Environment Configuration
377 */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500378
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500379#define CONFIG_IPADDR 192.168.1.253
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500380
Mario Six5bc05432018-03-28 14:38:20 +0200381#define CONFIG_HOSTNAME "unknown"
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000382#define CONFIG_ROOTPATH "/nfsroot"
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500383#define CONFIG_UBOOTPATH 8548cds/u-boot.bin /* TFTP server */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500384
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500385#define CONFIG_SERVERIP 192.168.1.1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500386#define CONFIG_GATEWAYIP 192.168.1.1
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500387#define CONFIG_NETMASK 255.255.255.0
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500388
chenhui zhao867b06f2011-09-06 16:41:19 +0000389#define CONFIG_EXTRA_ENV_SETTINGS \
390 "hwconfig=fsl_ddr:ecc=off\0" \
391 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200392 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
chenhui zhao867b06f2011-09-06 16:41:19 +0000393 "tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut5368c552012-09-23 17:41:24 +0200394 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
395 " +$filesize; " \
396 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
397 " +$filesize; " \
398 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
399 " $filesize; " \
400 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
401 " +$filesize; " \
402 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
403 " $filesize\0" \
chenhui zhao867b06f2011-09-06 16:41:19 +0000404 "consoledev=ttyS1\0" \
405 "ramdiskaddr=2000000\0" \
406 "ramdiskfile=ramdisk.uboot\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500407 "fdtaddr=1e00000\0" \
chenhui zhao867b06f2011-09-06 16:41:19 +0000408 "fdtfile=mpc8548cds.dtb\0"
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500409
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500410#endif /* __CONFIG_H */