blob: 7db70324e9bc78a5d301bbbb1f75331969e77451 [file] [log] [blame]
Lokesh Vutla687054a2013-02-12 21:29:08 +00001/*
2 * (C) Copyright 2013
3 * Texas Instruments Incorporated, <www.ti.com>
4 *
5 * Sricharan R <r.sricharan@ti.com>
6 * Nishant Kamat <nskamat@ti.com>
7 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02008 * SPDX-License-Identifier: GPL-2.0+
Lokesh Vutla687054a2013-02-12 21:29:08 +00009 */
10#ifndef _MUX_DATA_DRA7XX_H_
11#define _MUX_DATA_DRA7XX_H_
12
13#include <asm/arch/mux_dra7xx.h>
14
15const struct pad_conf_entry core_padconf_array_essential[] = {
Lokesh Vutla7f36c882013-05-30 03:19:37 +000016 {MMC1_CLK, (IEN | PTU | PDIS | M0)}, /* MMC1_CLK */
17 {MMC1_CMD, (IEN | PTU | PDIS | M0)}, /* MMC1_CMD */
18 {MMC1_DAT0, (IEN | PTU | PDIS | M0)}, /* MMC1_DAT0 */
19 {MMC1_DAT1, (IEN | PTU | PDIS | M0)}, /* MMC1_DAT1 */
20 {MMC1_DAT2, (IEN | PTU | PDIS | M0)}, /* MMC1_DAT2 */
21 {MMC1_DAT3, (IEN | PTU | PDIS | M0)}, /* MMC1_DAT3 */
22 {MMC1_SDCD, (FSC | IEN | PTU | PDIS | M0)}, /* MMC1_SDCD */
23 {MMC1_SDWP, (FSC | IEN | PTD | PEN | M14)}, /* MMC1_SDWP */
24 {GPMC_A19, (IEN | PTU | PDIS | M1)}, /* mmc2_dat4 */
25 {GPMC_A20, (IEN | PTU | PDIS | M1)}, /* mmc2_dat5 */
26 {GPMC_A21, (IEN | PTU | PDIS | M1)}, /* mmc2_dat6 */
27 {GPMC_A22, (IEN | PTU | PDIS | M1)}, /* mmc2_dat7 */
28 {GPMC_A23, (IEN | PTU | PDIS | M1)}, /* mmc2_clk */
29 {GPMC_A24, (IEN | PTU | PDIS | M1)}, /* mmc2_dat0 */
30 {GPMC_A25, (IEN | PTU | PDIS | M1)}, /* mmc2_dat1 */
31 {GPMC_A26, (IEN | PTU | PDIS | M1)}, /* mmc2_dat2 */
32 {GPMC_A27, (IEN | PTU | PDIS | M1)}, /* mmc2_dat3 */
33 {GPMC_CS1, (IEN | PTU | PDIS | M1)}, /* mmm2_cmd */
Felipe Balbi49b633b2014-06-26 16:38:05 -050034#if (CONFIG_CONS_INDEX == 1)
Lokesh Vutla7f36c882013-05-30 03:19:37 +000035 {UART1_RXD, (FSC | IEN | PTU | PDIS | M0)}, /* UART1_RXD */
36 {UART1_TXD, (FSC | IEN | PTU | PDIS | M0)}, /* UART1_TXD */
37 {UART1_CTSN, (IEN | PTU | PDIS | M3)}, /* UART1_CTSN */
38 {UART1_RTSN, (IEN | PTU | PDIS | M3)}, /* UART1_RTSN */
Felipe Balbi49b633b2014-06-26 16:38:05 -050039#elif (CONFIG_CONS_INDEX == 3)
40 {UART3_RXD, (FSC | IEN | PTU | PDIS | M0)}, /* UART3_RXD */
41 {UART3_TXD, (FSC | IEN | PTU | PDIS | M0)}, /* UART3_TXD */
42#endif
Lokesh Vutla7f36c882013-05-30 03:19:37 +000043 {I2C1_SDA, (IEN | PTU | PDIS | M0)}, /* I2C1_SDA */
44 {I2C1_SCL, (IEN | PTU | PDIS | M0)}, /* I2C1_SCL */
Mugunthan V Ndec7f742013-07-08 16:04:42 +053045 {MDIO_MCLK, (PTU | PEN | M0)}, /* MDIO_MCLK */
46 {MDIO_D, (IEN | PTU | PEN | M0)}, /* MDIO_D */
47 {RGMII0_TXC, (M0) },
48 {RGMII0_TXCTL, (M0) },
49 {RGMII0_TXD3, (M0) },
50 {RGMII0_TXD2, (M0) },
51 {RGMII0_TXD1, (M0) },
52 {RGMII0_TXD0, (M0) },
53 {RGMII0_RXC, (IEN | M0) },
54 {RGMII0_RXCTL, (IEN | M0) },
55 {RGMII0_RXD3, (IEN | M0) },
56 {RGMII0_RXD2, (IEN | M0) },
57 {RGMII0_RXD1, (IEN | M0) },
58 {RGMII0_RXD0, (IEN | M0) },
Mugunthan V Ne5ff8452014-05-22 14:37:11 +053059 {VIN2A_D12, (M3) },
60 {VIN2A_D13, (M3) },
61 {VIN2A_D14, (M3) },
62 {VIN2A_D15, (M3) },
63 {VIN2A_D16, (M3) },
64 {VIN2A_D17, (M3) },
65 {VIN2A_D18, (IEN | M3)},
66 {VIN2A_D19, (IEN | M3)},
67 {VIN2A_D20, (IEN | M3)},
68 {VIN2A_D21, (IEN | M3)},
69 {VIN2A_D22, (IEN | M3)},
70 {VIN2A_D23, (IEN | M3)},
Matt Porter247cdf02013-10-07 15:53:03 +053071 {GPMC_A13, (IEN | PDIS | M1)}, /* QSPI1_RTCLK */
72 {GPMC_A14, (IEN | PDIS | M1)}, /* QSPI1_D[3] */
73 {GPMC_A15, (IEN | PDIS | M1)}, /* QSPI1_D[2] */
74 {GPMC_A16, (IEN | PDIS | M1)}, /* QSPI1_D[1] */
75 {GPMC_A17, (IEN | PDIS | M1)}, /* QSPI1_D[0] */
76 {GPMC_A18, (M1)}, /* QSPI1_SCLK */
77 {GPMC_A3, (IEN | PDIS | M1)}, /* QSPI1_CS2 */
78 {GPMC_A4, (IEN | PDIS | M1)}, /* QSPI1_CS3 */
79 {GPMC_CS2, (IEN | PTU | PDIS | M1)}, /* QSPI1_CS0 */
80 {GPMC_CS3, (IEN | PTU | PDIS | M1)}, /* QSPI1_CS1*/
Dan Murphy834e91a2013-10-11 12:28:17 -050081 {USB2_DRVVBUS, (M0 | IEN | FSC) },
Lokesh Vutla687054a2013-02-12 21:29:08 +000082};
83#endif /* _MUX_DATA_DRA7XX_H_ */