blob: eef4f72e28e45aa6d94801cdac980489e825db48 [file] [log] [blame]
Michal Simek17980492007-03-26 01:39:07 +02001/*
Michal Simekcb1bc632007-09-24 00:30:42 +02002 * (C) Copyright 2007 Michal Simek
Michal Simek17980492007-03-26 01:39:07 +02003 *
4 * Michal SIMEK <monstr@monstr.eu>
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25#ifndef __CONFIG_H
26#define __CONFIG_H
27
28#include "../board/xilinx/xupv2p/xparameters.h"
29
30#define CONFIG_MICROBLAZE 1 /* MicroBlaze CPU */
31#define CONFIG_XUPV2P 1
32
33/* uart */
Michal Simekf8bf9042007-10-14 16:12:29 +020034#define CONFIG_XILINX_UARTLITE
Michal Simekb90c0452007-09-24 00:08:37 +020035#define CONFIG_SERIAL_BASE XILINX_UART_BASEADDR
36#define CONFIG_BAUDRATE XILINX_UART_BAUDRATE
Michal Simek17980492007-03-26 01:39:07 +020037#define CFG_BAUDRATE_TABLE { CONFIG_BAUDRATE }
38
Michal Simek17980492007-03-26 01:39:07 +020039/*
40 * setting reset address
Wolfgang Denk31c98a82007-04-04 02:09:30 +020041 *
Michal Simek17980492007-03-26 01:39:07 +020042 * TEXT_BASE is set to place, where the U-BOOT run in RAM, but
43 * if you want to store U-BOOT in flash, set CFG_RESET_ADDRESS
44 * to FLASH memory and after loading bitstream jump to FLASH.
45 * U-BOOT auto-relocate to TEXT_BASE. After RESET command Microblaze
46 * jump to CFG_RESET_ADDRESS where is the original U-BOOT code.
47 */
Michal Simekf8bf9042007-10-14 16:12:29 +020048/* #define CFG_RESET_ADDRESS 0x36000000 */
Michal Simek17980492007-03-26 01:39:07 +020049
Michal Simeke5845e22008-03-28 11:04:01 +010050/* ethernet */
51#ifdef XILINX_EMAC_BASEADDR
52#define CONFIG_XILINX_EMAC 1
53#else
54#ifdef XILINX_EMACLITE_BASEADDR
55#define CONFIG_XILINX_EMACLITE 1
56#endif
57#endif
58#undef ET_DEBUG
59
Michal Simek17980492007-03-26 01:39:07 +020060/* gpio */
Michal Simekf8bf9042007-10-14 16:12:29 +020061#ifdef XILINX_GPIO_BASEADDR
Michal Simek17980492007-03-26 01:39:07 +020062#define CFG_GPIO_0 1
63#define CFG_GPIO_0_ADDR XILINX_GPIO_BASEADDR
Michal Simekf8bf9042007-10-14 16:12:29 +020064#endif
Michal Simek17980492007-03-26 01:39:07 +020065
66/* interrupt controller */
67#define CFG_INTC_0 1
68#define CFG_INTC_0_ADDR XILINX_INTC_BASEADDR
69#define CFG_INTC_0_NUM XILINX_INTC_NUM_INTR_INPUTS
70
71/* timer */
72#define CFG_TIMER_0 1
73#define CFG_TIMER_0_ADDR XILINX_TIMER_BASEADDR
74#define CFG_TIMER_0_IRQ XILINX_TIMER_IRQ
75#define FREQUENCE XILINX_CLOCK_FREQ
76#define CFG_TIMER_0_PRELOAD ( FREQUENCE/1000 )
Michal Simekf8bf9042007-10-14 16:12:29 +020077#define CONFIG_XILINX_CLOCK_FREQ XILINX_CLOCK_FREQ
Michal Simek17980492007-03-26 01:39:07 +020078
79/*
80 * memory layout - Example
81 * TEXT_BASE = 0x3600_0000;
82 * CFG_SRAM_BASE = 0x3000_0000;
83 * CFG_SRAM_SIZE = 0x1000_0000;
84 *
85 * CFG_GBL_DATA_OFFSET = 0x3000_0000 + 0x1000_0000 - 0x1000 = 0x3FFF_F000
86 * CFG_MONITOR_BASE = 0x3FFF_F000 - 0x40000 = 0x3FFB_F000
87 * CFG_MALLOC_BASE = 0x3FFB_F000 - 0x40000 = 0x3FF7_F000
88 *
89 * 0x3000_0000 CFG_SDRAM_BASE
90 * FREE
91 * 0x3600_0000 TEXT_BASE
92 * U-BOOT code
93 * 0x3602_0000
94 * FREE
95 *
96 * STACK
97 * 0x3FF7_F000 CFG_MALLOC_BASE
98 * MALLOC_AREA 256kB Alloc
99 * 0x3FFB_F000 CFG_MONITOR_BASE
100 * MONITOR_CODE 256kB Env
101 * 0x3FFF_F000 CFG_GBL_DATA_OFFSET
102 * GLOBAL_DATA 4kB bd, gd
103 * 0x4000_0000 CFG_SDRAM_BASE + CFG_SDRAM_SIZE
104 */
105
106/* ddr sdram - main memory */
107#define CFG_SDRAM_BASE XILINX_RAM_START
108#define CFG_SDRAM_SIZE XILINX_RAM_SIZE
109#define CFG_MEMTEST_START CFG_SDRAM_BASE
110#define CFG_MEMTEST_END (CFG_SDRAM_BASE + 0x1000)
111
112/* global pointer */
113#define CFG_GBL_DATA_SIZE 0x1000 /* size of global data */
114#define CFG_GBL_DATA_OFFSET (CFG_SDRAM_BASE + CFG_SDRAM_SIZE - CFG_GBL_DATA_SIZE) /* start of global data */
115
116/* monitor code */
117#define SIZE 0x40000
118#define CFG_MONITOR_LEN SIZE
119#define CFG_MONITOR_BASE (CFG_GBL_DATA_OFFSET - CFG_MONITOR_LEN)
120#define CFG_MONITOR_END (CFG_MONITOR_BASE + CFG_MONITOR_LEN)
121#define CFG_MALLOC_LEN SIZE
122#define CFG_MALLOC_BASE (CFG_MONITOR_BASE - CFG_MALLOC_LEN)
123
124/* stack */
125#define CFG_INIT_SP_OFFSET CFG_MALLOC_BASE
126
127#define CFG_NO_FLASH 1
128#define CFG_ENV_IS_NOWHERE 1
129#define CFG_ENV_SIZE 0x1000
130#define CFG_ENV_ADDR (CFG_MONITOR_BASE - CFG_ENV_SIZE)
Michal Simek17980492007-03-26 01:39:07 +0200131
Jon Loeligerdca3b3d2007-07-04 22:33:46 -0500132/*
Jon Loeliger079a1362007-07-10 10:12:10 -0500133 * BOOTP options
134 */
135#define CONFIG_BOOTP_BOOTFILESIZE
136#define CONFIG_BOOTP_BOOTPATH
137#define CONFIG_BOOTP_GATEWAY
138#define CONFIG_BOOTP_HOSTNAME
139
Jon Loeliger079a1362007-07-10 10:12:10 -0500140/*
Jon Loeligerdca3b3d2007-07-04 22:33:46 -0500141 * Command line configuration.
142 */
143#include <config_cmd_default.h>
144
Michal Simekf8bf9042007-10-14 16:12:29 +0200145#undef CONFIG_CMD_FLASH
146#undef CONFIG_CMD_IMLS
147
Michal Simekb90c0452007-09-24 00:08:37 +0200148#define CONFIG_CMD_ASKENV
Michal Simekf8bf9042007-10-14 16:12:29 +0200149#define CONFIG_CMD_CACHE
150#define CONFIG_CMD_IRQ
Michal Simekd1ed28c2007-08-15 21:05:07 +0200151#define CONFIG_CMD_PING
Jon Loeligerdca3b3d2007-07-04 22:33:46 -0500152
Michal Simekf8bf9042007-10-14 16:12:29 +0200153#ifdef XILINX_SYSACE_BASEADDR
154#define CONFIG_CMD_EXT2
155#define CONFIG_CMD_FAT
156#endif
Michal Simek17980492007-03-26 01:39:07 +0200157
158/* Miscellaneous configurable options */
159#define CFG_PROMPT "U-Boot-mONStR> "
160#define CFG_CBSIZE 512 /* size of console buffer */
161#define CFG_PBSIZE (CFG_CBSIZE + sizeof(CFG_PROMPT) + 16) /* print buffer size */
162#define CFG_MAXARGS 15 /* max number of command args */
163#define CFG_LONGHELP
164#define CFG_LOAD_ADDR 0x12000000 /* default load address */
165
166#define CONFIG_BOOTDELAY 30
167#define CONFIG_BOOTARGS "root=romfs"
Michal Simekf8bf9042007-10-14 16:12:29 +0200168#define CONFIG_HOSTNAME "xupv2p"
Michal Simek17980492007-03-26 01:39:07 +0200169#define CONFIG_BOOTCOMMAND "base 0;tftp 11000000 image.img;bootm"
170#define CONFIG_IPADDR 192.168.0.3
171#define CONFIG_SERVERIP 192.168.0.5
172#define CONFIG_GATEWAYIP 192.168.0.1
173#define CONFIG_ETHADDR 00:E0:0C:00:00:FD
174
175/* architecture dependent code */
176#define CFG_USR_EXCEP /* user exception */
177#define CFG_HZ 1000
178
179#define CONFIG_PREBOOT "echo U-BOOT by mONStR;" \
180 "base 0;" \
181 "echo"
182
Michal Simek17980492007-03-26 01:39:07 +0200183/* system ace */
Michal Simekf8bf9042007-10-14 16:12:29 +0200184#ifdef XILINX_SYSACE_BASEADDR
Michal Simek32556442007-04-21 21:07:22 +0200185#define CONFIG_SYSTEMACE
186/* #define DEBUG_SYSTEMACE */
187#define SYSTEMACE_CONFIG_FPGA
188#define CFG_SYSTEMACE_BASE XILINX_SYSACE_BASEADDR
189#define CFG_SYSTEMACE_WIDTH XILINX_SYSACE_MEM_WIDTH
190#define CONFIG_DOS_PARTITION
Michal Simekf8bf9042007-10-14 16:12:29 +0200191#endif
Michal Simek17980492007-03-26 01:39:07 +0200192
193#endif /* __CONFIG_H */