blob: 9bc6bd447051af3d28f8217e1305587134f4181d [file] [log] [blame]
Stefano Babiceae49882011-01-20 08:05:15 +00001/*
2 * (C) Copyright 2010, Stefano Babic <sbabic@denx.de>
3 *
4 * (C) Copyright 2008-2010 Freescale Semiconductor, Inc.
5 *
6 * Copyright (C) 2007, Guennadi Liakhovetski <lg@denx.de>
7 *
8 * Configuration for the MX35pdk Freescale board.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
26#ifndef __CONFIG_H
27#define __CONFIG_H
28
29#include <asm/arch/imx-regs.h>
30
31 /* High Level Configuration Options */
32#define CONFIG_ARM1136 /* This is an arm1136 CPU core */
33#define CONFIG_MX35
34#define CONFIG_MX35_HCLK_FREQ 24000000
35
36#define CONFIG_DISPLAY_CPUINFO
Stefano Babiceae49882011-01-20 08:05:15 +000037
38/* Set TEXT at the beginning of the NOR flash */
39#define CONFIG_SYS_TEXT_BASE 0xA0000000
Stefano Babic0792a362012-04-01 03:23:01 +000040#define CONFIG_SYS_CACHELINE_SIZE 32
Stefano Babiceae49882011-01-20 08:05:15 +000041
Stefano Babiceae49882011-01-20 08:05:15 +000042#define CONFIG_BOARD_EARLY_INIT_F
Helmut Raiger9660e442011-10-20 04:19:47 +000043#define CONFIG_BOARD_LATE_INIT
Stefano Babiceae49882011-01-20 08:05:15 +000044
45#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
46#define CONFIG_REVISION_TAG
47#define CONFIG_SETUP_MEMORY_TAGS
48#define CONFIG_INITRD_TAG
49
50/*
51 * Size of malloc() pool
52 */
53#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 1024 * 1024)
54
55/*
56 * Hardware drivers
57 */
58#define CONFIG_HARD_I2C
59#define CONFIG_I2C_MXC
Troy Kiskyde6f6042012-04-24 17:33:25 +000060#define CONFIG_SYS_I2C_BASE I2C1_BASE_ADDR
Stefano Babiceae49882011-01-20 08:05:15 +000061#define CONFIG_SYS_I2C_SPEED 100000
Stefano Babiceae49882011-01-20 08:05:15 +000062#define CONFIG_MXC_SPI
Stefano Babica4adedd2011-08-21 11:00:32 +020063#define CONFIG_MXC_GPIO
Stefano Babiceae49882011-01-20 08:05:15 +000064
65
66/*
67 * PMIC Configs
68 */
Stefano Babic5213d6e2011-10-06 21:07:42 +020069#define CONFIG_PMIC
70#define CONFIG_PMIC_I2C
71#define CONFIG_PMIC_FSL
Stefano Babiceae49882011-01-20 08:05:15 +000072#define CONFIG_SYS_FSL_PMIC_I2C_ADDR 0x08
Fabio Estevamd28d6a92011-10-25 01:35:37 +000073#define CONFIG_RTC_MC13XXX
Stefano Babiceae49882011-01-20 08:05:15 +000074
75/*
76 * MFD MC9SDZ60
77 */
78#define CONFIG_FSL_MC9SDZ60
79#define CONFIG_SYS_FSL_MC9SDZ60_I2C_ADDR 0x69
80
81/*
82 * UART (console)
83 */
84#define CONFIG_MXC_UART
Stefano Babic40f6fff2011-11-22 15:22:39 +010085#define CONFIG_MXC_UART_BASE UART1_BASE
Stefano Babiceae49882011-01-20 08:05:15 +000086
87/* allow to overwrite serial and ethaddr */
88#define CONFIG_ENV_OVERWRITE
89#define CONFIG_CONS_INDEX 1
90#define CONFIG_BAUDRATE 115200
Stefano Babiceae49882011-01-20 08:05:15 +000091
92/*
93 * Command definition
94 */
95
96#include <config_cmd_default.h>
97
98#define CONFIG_CMD_PING
99#define CONFIG_CMD_DHCP
100#define CONFIG_BOOTP_SUBNETMASK
101#define CONFIG_BOOTP_GATEWAY
102#define CONFIG_BOOTP_DNS
103
104#define CONFIG_CMD_NAND
Stefano Babic0792a362012-04-01 03:23:01 +0000105#define CONFIG_CMD_CACHE
Stefano Babiceae49882011-01-20 08:05:15 +0000106
107#define CONFIG_CMD_I2C
108#define CONFIG_CMD_SPI
109#define CONFIG_CMD_MII
110#define CONFIG_CMD_NET
111#define CONFIG_NET_RETRY_COUNT 100
Fabio Estevamd28d6a92011-10-25 01:35:37 +0000112#define CONFIG_CMD_DATE
Stefano Babiceae49882011-01-20 08:05:15 +0000113
114#define CONFIG_BOOTDELAY 3
115
116#define CONFIG_LOADADDR 0x80800000 /* loadaddr env var */
117
118/*
119 * Ethernet on the debug board (SMC911)
120 */
121#define CONFIG_SMC911X
122#define CONFIG_SMC911X_16_BIT 1
123#define CONFIG_SMC911X_BASE CS5_BASE_ADDR
124
125#define CONFIG_HAS_ETH1
Stefano Babiceae49882011-01-20 08:05:15 +0000126#define CONFIG_ETHPRIME
127
128/*
129 * Ethernet on SOC (FEC)
130 */
131#define CONFIG_FEC_MXC
132#define IMX_FEC_BASE FEC_BASE_ADDR
133#define CONFIG_FEC_MXC_PHYADDR 0x1F
134
135#define CONFIG_MII
Stefano Babiceae49882011-01-20 08:05:15 +0000136
137#define CONFIG_ARP_TIMEOUT 200UL
138
139/*
140 * Miscellaneous configurable options
141 */
142#define CONFIG_SYS_LONGHELP /* undef to save memory */
143#define CONFIG_SYS_PROMPT "MX35 U-Boot > "
144#define CONFIG_CMDLINE_EDITING
145#define CONFIG_SYS_HUSH_PARSER /* Use the HUSH parser */
Stefano Babiceae49882011-01-20 08:05:15 +0000146
147#define CONFIG_AUTO_COMPLETE
148#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
149/* Print Buffer Size */
150#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
151#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
152#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
153
154#define CONFIG_SYS_MEMTEST_START 0 /* memtest works on */
155#define CONFIG_SYS_MEMTEST_END 0x10000
156
157#undef CONFIG_SYS_CLKS_IN_HZ /* everything, incl board info, in Hz */
158
159#define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
160
161#define CONFIG_SYS_HZ 1000
162
Stefano Babiceae49882011-01-20 08:05:15 +0000163/*
164 * Physical Memory Map
165 */
Stefano Babic6b5acfc2011-08-02 14:42:36 +0200166#define CONFIG_NR_DRAM_BANKS 2
Stefano Babiceae49882011-01-20 08:05:15 +0000167#define PHYS_SDRAM_1 CSD0_BASE_ADDR
168#define PHYS_SDRAM_1_SIZE (128 * 1024 * 1024)
Stefano Babic6b5acfc2011-08-02 14:42:36 +0200169#define PHYS_SDRAM_2 CSD1_BASE_ADDR
170#define PHYS_SDRAM_2_SIZE (128 * 1024 * 1024)
Stefano Babiceae49882011-01-20 08:05:15 +0000171
172#define CONFIG_SYS_SDRAM_BASE CSD0_BASE_ADDR
173#define CONFIG_SYS_INIT_RAM_ADDR (IRAM_BASE_ADDR + 0x10000)
174#define CONFIG_SYS_INIT_RAM_SIZE (IRAM_SIZE / 2)
175#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
176 GENERATED_GBL_DATA_SIZE)
177#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
178 CONFIG_SYS_GBL_DATA_OFFSET)
179
180/*
181 * MTD Command for mtdparts
182 */
183#define CONFIG_CMD_MTDPARTS
184#define CONFIG_MTD_DEVICE
185#define CONFIG_FLASH_CFI_MTD
186#define CONFIG_MTD_PARTITIONS
187#define MTDIDS_DEFAULT "nand0=mxc_nand,nor0=physmap-flash.0"
188#define MTDPARTS_DEFAULT "mtdparts=mxc_nand:1m(boot),5m(linux)," \
189 "96m(root),8m(cfg),1938m(user);" \
190 "physmap-flash.0:512k(b),4m(k),30m(u),28m(r)"
191
192/*
193 * FLASH and environment organization
194 */
195#define CONFIG_SYS_FLASH_BASE CS0_BASE_ADDR
196#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
197#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
198/* Monitor at beginning of flash */
199#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
200#define CONFIG_SYS_MONITOR_LEN (512 * 1024)
201
202#define CONFIG_ENV_SECT_SIZE (128 * 1024)
203#define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
204
205/* Address and size of Redundant Environment Sector */
206#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE)
207#define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
208
209#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + \
210 CONFIG_SYS_MONITOR_LEN)
211
212#define CONFIG_ENV_IS_IN_FLASH
213
214#if defined(CONFIG_FSL_ENV_IN_NAND)
215 #define CONFIG_ENV_IS_IN_NAND
216 #define CONFIG_ENV_OFFSET (1024 * 1024)
217#endif
218
219/*
220 * CFI FLASH driver setup
221 */
222#define CONFIG_SYS_FLASH_CFI /* Flash memory is CFI compliant */
223#define CONFIG_FLASH_CFI_DRIVER
224
225/* A non-standard buffered write algorithm */
226#define CONFIG_FLASH_SPANSION_S29WS_N
227#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* faster */
228#define CONFIG_SYS_FLASH_PROTECTION /* Use hardware sector protection */
229
230/*
231 * NAND FLASH driver setup
232 */
233#define CONFIG_NAND_MXC
234#define CONFIG_NAND_MXC_V1_1
235#define CONFIG_MXC_NAND_REGS_BASE (NFC_BASE_ADDR)
236#define CONFIG_SYS_MAX_NAND_DEVICE 1
237#define CONFIG_SYS_NAND_BASE (NFC_BASE_ADDR)
238#define CONFIG_MXC_NAND_HWECC
239#define CONFIG_SYS_NAND_LARGEPAGE
240
241/*
242 * Default environment and default scripts
243 * to update uboot and load kernel
244 */
245#define xstr(s) str(s)
246#define str(s) #s
247
248#define CONFIG_HOSTNAME "mx35pdk"
249#define CONFIG_EXTRA_ENV_SETTINGS \
250 "netdev=eth1\0" \
251 "ethprime=smc911x\0" \
252 "nfsargs=setenv bootargs root=/dev/nfs rw " \
253 "nfsroot=${serverip}:${rootpath}\0" \
254 "ramargs=setenv bootargs root=/dev/ram rw\0" \
255 "addip_sta=setenv bootargs ${bootargs} " \
256 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
257 ":${hostname}:${netdev}:off panic=1\0" \
258 "addip_dyn=setenv bootargs ${bootargs} ip=dhcp\0" \
259 "addip=if test -n ${ipdyn};then run addip_dyn;" \
260 "else run addip_sta;fi\0" \
261 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
262 "addtty=setenv bootargs ${bootargs}" \
263 " console=ttymxc0,${baudrate}\0" \
264 "addmisc=setenv bootargs ${bootargs} ${misc}\0" \
265 "loadaddr=80800000\0" \
266 "kernel_addr_r=80800000\0" \
267 "hostname=" xstr(CONFIG_HOSTNAME) "\0" \
268 "bootfile=" xstr(CONFIG_HOSTNAME) "/uImage\0" \
269 "ramdisk_file=" xstr(CONFIG_HOSTNAME) "/uRamdisk\0" \
270 "flash_self=run ramargs addip addtty addmtd addmisc;" \
271 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
272 "flash_nfs=run nfsargs addip addtty addmtd addmisc;" \
273 "bootm ${kernel_addr}\0" \
274 "net_nfs=tftp ${kernel_addr_r} ${bootfile}; " \
275 "run nfsargs addip addtty addmtd addmisc;" \
276 "bootm ${kernel_addr_r}\0" \
277 "net_self_load=tftp ${kernel_addr_r} ${bootfile};" \
278 "tftp ${ramdisk_addr_r} ${ramdisk_file};\0" \
279 "u-boot=" xstr(CONFIG_HOSTNAME) "/u-boot.bin\0" \
280 "load=tftp ${loadaddr} ${u-boot}\0" \
281 "uboot_addr=" xstr(CONFIG_SYS_MONITOR_BASE) "\0" \
282 "update=protect off ${uboot_addr} +40000;" \
283 "erase ${uboot_addr} +40000;" \
284 "cp.b ${loadaddr} ${uboot_addr} ${filesize}\0" \
285 "upd=if run load;then echo Updating u-boot;if run update;" \
286 "then echo U-Boot updated;" \
287 "else echo Error updating u-boot !;" \
288 "echo Board without bootloader !!;" \
289 "fi;" \
290 "else echo U-Boot not downloaded..exiting;fi\0" \
291 "bootcmd=run net_nfs\0"
292
293#endif /* __CONFIG_H */