blob: b1f6cb20eab1cc7c38bd7c97dafa9184312db068 [file] [log] [blame]
wdenke2211742002-11-02 23:30:20 +00001/*
2 * (C) Copyright 2000
3 * Murray Jensen <Murray.Jensen@cmst.csiro.au>
4 *
5 * (C) Copyright 2000
6 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
7 * Marius Groeger <mgroeger@sysgo.de>
8 *
9 * Configuation settings for the R&S Protocol Board board.
10 *
11 * See file CREDITS for list of people who contributed to this
12 * project.
13 *
14 * This program is free software; you can redistribute it and/or
15 * modify it under the terms of the GNU General Public License as
16 * published by the Free Software Foundation; either version 2 of
17 * the License, or (at your option) any later version.
18 *
19 * This program is distributed in the hope that it will be useful,
20 * but WITHOUT ANY WARRANTY; without even the implied warranty of
21 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
22 * GNU General Public License for more details.
23 *
24 * You should have received a copy of the GNU General Public License
25 * along with this program; if not, write to the Free Software
26 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
27 * MA 02111-1307 USA
28 */
29
30#ifndef __CONFIG_H
31#define __CONFIG_H
32
33/*
34 * High Level Configuration Options
35 * (easy to change)
36 */
37
38#define CONFIG_MPC8260 1 /* This is an MPC8260 CPU */
39#define CONFIG_RSD_PROTO 1 /* on a R&S Protocol Board */
40
wdenkc837dcb2004-01-20 23:12:12 +000041#define CONFIG_MISC_INIT_F 1 /* Use misc_init_f() */
42
wdenke2211742002-11-02 23:30:20 +000043/*
44 * select serial console configuration
45 *
46 * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
47 * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
48 * for SCC).
49 *
50 * if CONFIG_CONS_NONE is defined, then the serial console routines must
51 * defined elsewhere.
52 */
53#undef CONFIG_CONS_ON_SMC /* define if console on SMC */
54#define CONFIG_CONS_ON_SCC /* define if console on SCC */
55#undef CONFIG_CONS_NONE /* define if console on neither */
56#define CONFIG_CONS_INDEX 1 /* which SMC/SCC channel for console */
57
58/*
59 * select ethernet configuration
60 *
61 * if either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected, then
62 * CONFIG_ETHER_INDEX must be set to the channel number (1-4 for SCC, 1-3
63 * for FCC)
64 *
65 * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be
66 * defined elsewhere (as for the console), or CFG_CMD_NET must be removed
67 * from CONFIG_COMMANDS to remove support for networking.
68 */
69#undef CONFIG_ETHER_ON_SCC /* define if ethernet on SCC */
70#define CONFIG_ETHER_ON_FCC /* define if ethernet on FCC */
71#undef CONFIG_ETHER_NONE /* define if ethernet on neither */
72#define CONFIG_ETHER_INDEX 2 /* which SCC/FCC channel for ethernet */
73
74#if (CONFIG_ETHER_INDEX == 2)
75
76/*
77 * - Rx-CLK is CLK13
78 * - Tx-CLK is CLK14
79 * - Select bus for bd/buffers (see 28-13)
80 * - Enable Full Duplex in FSMR
81 */
82# define CFG_CMXFCR_MASK (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
83# define CFG_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
84# define CFG_CPMFCR_RAMTYPE (0)
85# define CFG_FCC_PSMR (FCC_PSMR_FDE | FCC_PSMR_LPB)
86
87#endif /* CONFIG_ETHER_INDEX */
88
89
90/* allow to overwrite serial and ethaddr */
91#define CONFIG_ENV_OVERWRITE
92
93/* enable I2C */
94#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
95#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
96#define CFG_I2C_SLAVE 0x7F
97
98
99/* system clock rate (CLKIN) - equal to the 60x and local bus speed */
100#define CONFIG_8260_CLKIN 50000000 /* in Hz */
101
102#define CONFIG_BAUDRATE 115200
103
104#define CONFIG_COMMANDS (CONFIG_CMD_DFL & ~CFG_CMD_KGDB)
105
106/* Define this if you want to boot from 0x00000100. If you don't define
107 * this, you will need to program the bootloader to 0xfff00000, and
108 * get the hardware reset config words at 0xfe000000. The simplest
109 * way to do that is to program the bootloader at both addresses.
110 * It is suggested that you just let U-Boot live at 0x00000000.
111 */
112#define CFG_RSD_BOOT_LOW 1
113
114/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
115#include <cmd_confdefs.h>
116
117#define CONFIG_BOOTDELAY 5
118#define CONFIG_BOOTARGS "devfs=mount root=ramfs"
119#define CONFIG_ETHADDR 08:00:3e:26:0a:5a
120#define CONFIG_NETMASK 255.255.0.0
121
122#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
123#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
124#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
125#endif
126
127/*
128 * Miscellaneous configurable options
129 */
130#define CFG_LONGHELP /* undef to save memory */
131#define CFG_PROMPT "=> " /* Monitor Command Prompt */
132#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
133#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
134#else
135#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
136#endif
137#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
138#define CFG_MAXARGS 16 /* max number of command args */
139#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
140
141#define CFG_MEMTEST_START 0x00400000 /* memtest works on */
142#define CFG_MEMTEST_END 0x01c00000 /* 4 ... 28 MB in DRAM */
143
144#define CFG_LOAD_ADDR 0x100000 /* default load address */
145
146#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
147
148 /* valid baudrates */
149#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
150
151/*
152 * Low Level Configuration Settings
153 * (address mappings, register initial values, etc.)
154 * You should know what you are doing if you make changes here.
155 */
156
157/*-----------------------------------------------------------------------
158 * Physical Memory Map
159 */
160#define PHYS_SDRAM_60X 0x00000000 /* SDRAM (60x Bus) */
161#define PHYS_SDRAM_60X_SIZE 0x08000000 /* 128 MB */
162
163#define PHYS_SDRAM_LOCAL 0x40000000 /* SDRAM (Local Bus) */
164#define PHYS_SDRAM_LOCAL_SIZE 0x04000000 /* 64 MB */
165
166#define PHYS_DPRAM_PCI 0xE8000000 /* DPRAM PPC/PCI */
167#define PHYS_DPRAM_PCI_SIZE 0x00020000 /* 128 KB */
168
169/*#define PHYS_DPRAM_PCI_SEM 0x04020000 / * DPRAM PPC/PCI Semaphore */
170/*#define PHYS_DPRAM_PCI_SEM_SIZE 0x00000001 / * 1 Byte */
171
172#define PHYS_DPRAM_SHARC 0xE8100000 /* DPRAM PPC/Sharc */
173#define PHYS_DPRAM_SHARC_SIZE 0x00040000 /* 256 KB */
174
175/*#define PHYS_DPRAM_SHARC_SEM 0x04140000 / * DPRAM PPC/Sharc Semaphore */
176/*#define PHYS_DPRAM_SHARC_SEM_SIZE 0x00000001 / * 1 Byte */
177
178#define PHYS_VIRTEX_REGISTER 0xE8300000 /* FPGA implemented register */
179#define PHYS_VIRTEX_REGISTER_SIZE 0x00000100
180
181#define PHYS_USB 0x04200000 /* USB Controller (60x Bus) */
182#define PHYS_USB_SIZE 0x00000002 /* 2 Bytes */
183
184#define PHYS_IMMR 0xF0000000 /* Internal Memory Mapped Reg. */
185
186#define PHYS_FLASH 0xFF000000 /* Flash (60x Bus) */
187#define PHYS_FLASH_SIZE 0x01000000 /* 16 MB */
188
189#define CFG_IMMR PHYS_IMMR
190
191/*-----------------------------------------------------------------------
192 * Reset Address
193 *
194 * In order to reset the CPU, U-Boot jumps to a special address which
195 * causes a machine check exception. The default address for this is
196 * CFG_MONITOR_BASE - sizeof (ulong), which might not always work, eg. when
197 * testing the monitor in RAM using a JTAG debugger.
198 *
199 * Just set CFG_RESET_ADDRESS to an address that you know is sure to
200 * cause a bus error on your hardware.
201 */
202#define CFG_RESET_ADDRESS 0x20000000
203
204/*-----------------------------------------------------------------------
205 * Hard Reset Configuration Words
206 */
207
208#if defined(CFG_RSD_BOOT_LOW)
209# define CFG_RSD_HRCW_BOOT_FLAGS (HRCW_CIP | HRCW_BMS)
210#else
211# define CFG_RSD_HRCW_BOOT_FLAGS (0)
212#endif /* defined(CFG_RSD_BOOT_LOW) */
213
214/* get the HRCW ISB field from CFG_IMMR */
215#define CFG_RSD_HRCW_IMMR ( ((CFG_IMMR & 0x10000000) >> 10) |\
wdenk8bde7f72003-06-27 21:31:46 +0000216 ((CFG_IMMR & 0x01000000) >> 7) |\
217 ((CFG_IMMR & 0x00100000) >> 4) )
wdenke2211742002-11-02 23:30:20 +0000218
219#define CFG_HRCW_MASTER (HRCW_L2CPC10 | \
220 HRCW_DPPC11 | \
wdenk8bde7f72003-06-27 21:31:46 +0000221 CFG_RSD_HRCW_IMMR |\
222 HRCW_MMR00 | \
223 HRCW_APPC10 | \
224 HRCW_CS10PC00 | \
225 HRCW_MODCK_H0000 |\
wdenke2211742002-11-02 23:30:20 +0000226 CFG_RSD_HRCW_BOOT_FLAGS)
227
228/* no slaves */
229#define CFG_HRCW_SLAVE1 0
230#define CFG_HRCW_SLAVE2 0
231#define CFG_HRCW_SLAVE3 0
232#define CFG_HRCW_SLAVE4 0
233#define CFG_HRCW_SLAVE5 0
234#define CFG_HRCW_SLAVE6 0
235#define CFG_HRCW_SLAVE7 0
236
237/*-----------------------------------------------------------------------
238 * Definitions for initial stack pointer and data area (in DPRAM)
239 */
240#define CFG_INIT_RAM_ADDR CFG_IMMR
241#define CFG_INIT_RAM_END 0x4000 /* End of used area in DPRAM */
242#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
243#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
244#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
245
246/*-----------------------------------------------------------------------
247 * Start addresses for the final memory configuration
248 * (Set up by the startup code)
249 * Please note that CFG_SDRAM_BASE _must_ start at 0
250 * Note also that the logic that sets CFG_RAMBOOT is platform dependend.
251 */
252#define CFG_SDRAM_BASE PHYS_SDRAM_60X
253#define CFG_FLASH_BASE PHYS_FLASH
254/*#define CFG_MONITOR_BASE 0x200000 */
255#define CFG_MONITOR_BASE CFG_FLASH_BASE
256#if CFG_MONITOR_BASE < CFG_FLASH_BASE
257#define CFG_RAMBOOT
258#endif
259#define CFG_MONITOR_LEN (160 << 10) /* Reserve 160 kB for Monitor */
260#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
261
262/*
263 * For booting Linux, the board info and command line data
264 * have to be in the first 8 MB of memory, since this is
265 * the maximum mapped by the Linux kernel during initialization.
266 */
267#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
268
269/*-----------------------------------------------------------------------
270 * FLASH and environment organization
271 */
272#define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
273#define CFG_MAX_FLASH_SECT 63 /* max number of sectors on one chip */
274
275#define CFG_FLASH_ERASE_TOUT 12000 /* Timeout for Flash Erase (in ms) */
276#define CFG_FLASH_WRITE_TOUT 3000 /* Timeout for Flash Write (in ms) */
277
278/* turn off NVRAM env feature */
279#undef CONFIG_NVRAM_ENV
280
281#define CFG_ENV_IS_IN_FLASH 1
282#define CFG_ENV_ADDR (PHYS_FLASH + 0x28000) /* Addr of Environment Sector */
283#define CFG_ENV_SECT_SIZE 0x8000 /* Total Size of Environment Sector */
284
285/*-----------------------------------------------------------------------
286 * Cache Configuration
287 */
288#define CFG_CACHELINE_SIZE 32 /* For MPC8260 CPU */
289#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
290#define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
291#endif
292
293/*-----------------------------------------------------------------------
294 * HIDx - Hardware Implementation-dependent Registers 2-11
295 *-----------------------------------------------------------------------
296 * HID0 also contains cache control - initially enable both caches and
297 * invalidate contents, then the final state leaves only the instruction
298 * cache enabled. Note that Power-On and Hard reset invalidate the caches,
299 * but Soft reset does not.
300 *
301 * HID1 has only read-only information - nothing to set.
302 */
303#define CFG_HID0_INIT (HID0_ICE|HID0_DCE|HID0_ICFI|HID0_DCI|HID0_IFEM|HID0_ABE)
304#define CFG_HID0_FINAL (HID0_ICE|HID0_IFEM|HID0_ABE|HID0_EMCP)
305#define CFG_HID2 0
306
307/*-----------------------------------------------------------------------
308 * RMR - Reset Mode Register
309 *-----------------------------------------------------------------------
310 */
311#define CFG_RMR 0
312
313/*-----------------------------------------------------------------------
314 * BCR - Bus Configuration 4-25
315 *-----------------------------------------------------------------------
316 */
317#define CFG_BCR 0x100c0000
318
319/*-----------------------------------------------------------------------
320 * SIUMCR - SIU Module Configuration 4-31
321 *-----------------------------------------------------------------------
322 */
323
324#define CFG_SIUMCR (SIUMCR_DPPC11 | SIUMCR_L2CPC10 | SIUMCR_APPC10 | \
325 SIUMCR_CS10PC01 | SIUMCR_BCTLC01)
326
327/*-----------------------------------------------------------------------
328 * SYPCR - System Protection Control 11-9
329 * SYPCR can only be written once after reset!
330 *-----------------------------------------------------------------------
331 * Watchdog & Bus Monitor Timer max, 60x Bus Monitor enable
332 */
333#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_PBME | SYPCR_LBME | \
334 SYPCR_SWRI | SYPCR_SWP)
335
336/*-----------------------------------------------------------------------
337 * TMCNTSC - Time Counter Status and Control 4-40
338 *-----------------------------------------------------------------------
339 * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk,
340 * and enable Time Counter
341 */
342#define CFG_TMCNTSC (TMCNTSC_SEC | TMCNTSC_ALR | TMCNTSC_TCF | TMCNTSC_TCE)
343
344/*-----------------------------------------------------------------------
345 * PISCR - Periodic Interrupt Status and Control 4-42
346 *-----------------------------------------------------------------------
347 * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable
348 * Periodic timer
349 */
350#define CFG_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
351
352/*-----------------------------------------------------------------------
353 * SCCR - System Clock Control 9-8
354 *-----------------------------------------------------------------------
355 */
356#define CFG_SCCR 0x00000000
357
358/*-----------------------------------------------------------------------
359 * RCCR - RISC Controller Configuration 13-7
360 *-----------------------------------------------------------------------
361 */
362#define CFG_RCCR 0
363
364/*
365 * Init Memory Controller:
366 */
367
368#define CFG_PSDMR 0x494D2452
369#define CFG_LSDMR 0x49492552
370
371/* Flash */
372#define CFG_BR0_PRELIM (PHYS_FLASH | BRx_V)
373#define CFG_OR0_PRELIM (P2SZ_TO_AM(PHYS_FLASH_SIZE) | \
374 ORxG_BCTLD | \
375 ORxG_SCY_5_CLK)
376
377/* DPRAM to the PCI BUS on the protocol board */
378#define CFG_BR1_PRELIM (PHYS_DPRAM_PCI | BRx_V)
379#define CFG_OR1_PRELIM (P2SZ_TO_AM(PHYS_DPRAM_PCI_SIZE) | \
380 ORxG_ACS_DIV4)
381
382/* 60x Bus SDRAM */
383#define CFG_BR2_PRELIM (PHYS_SDRAM_60X | BRx_MS_SDRAM_P | BRx_V)
384#define CFG_OR2_PRELIM (ORxS_SIZE_TO_AM(PHYS_SDRAM_60X_SIZE) | \
385 ORxS_BPD_4 | \
386 ORxS_ROWST_PBI1_A2 | \
387 ORxS_NUMR_13 | \
388 ORxS_IBID)
389
390/* Virtex-FPGA - Register */
391#define CFG_BR3_PRELIM (PHYS_VIRTEX_REGISTER | BRx_V)
392#define CFG_OR3_PRELIM (ORxS_SIZE_TO_AM(PHYS_VIRTEX_REGISTER_SIZE) | \
wdenk8bde7f72003-06-27 21:31:46 +0000393 ORxG_SCY_1_CLK | \
394 ORxG_ACS_DIV2 | \
395 ORxG_CSNT )
wdenke2211742002-11-02 23:30:20 +0000396
397/* local bus SDRAM */
398#define CFG_BR4_PRELIM (PHYS_SDRAM_LOCAL | BRx_PS_32 | BRx_MS_SDRAM_L | BRx_V)
399#define CFG_OR4_PRELIM (ORxS_SIZE_TO_AM(PHYS_SDRAM_LOCAL_SIZE) | \
400 ORxS_BPD_4 | \
401 ORxS_ROWST_PBI1_A4 | \
402 ORxS_NUMR_13)
403
404/* DPRAM to the Sharc-Bus on the protocol board */
405#define CFG_BR5_PRELIM (PHYS_DPRAM_SHARC | BRx_V)
406#define CFG_OR5_PRELIM (P2SZ_TO_AM(PHYS_DPRAM_SHARC_SIZE) | \
407 ORxG_ACS_DIV4)
408
409/*
410 * Internal Definitions
411 *
412 * Boot Flags
413 */
414#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
415#define BOOTFLAG_WARM 0x02 /* Software reboot */
416
417#endif /* __CONFIG_H */