blob: 2023d7497f69b9119cc4ff5709e5c70315762042 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Shengzhou Liuc4d0e812013-11-22 17:39:11 +08002/*
3 * Copyright 2011-2013 Freescale Semiconductor, Inc.
Yangbo Lu34f39ce2021-06-03 10:51:19 +08004 * Copyright 2020-2021 NXP
Shengzhou Liuc4d0e812013-11-22 17:39:11 +08005 */
6
7/*
Shengzhou Liu254887a2014-02-21 13:16:19 +08008 * T2080/T2081 QDS board configuration file
Shengzhou Liuc4d0e812013-11-22 17:39:11 +08009 */
10
Shengzhou Liu254887a2014-02-21 13:16:19 +080011#ifndef __T208xQDS_H
12#define __T208xQDS_H
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080013
Simon Glass1af3c7f2020-05-10 11:40:09 -060014#include <linux/stringify.h>
15
Tom Rinicdbf8452022-12-04 10:04:11 -050016#define CFG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080017
18/* High Level Configuration Options */
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080019
Tom Rinicdc5ed82022-11-16 13:10:29 -050020#define CFG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080021
22#ifdef CONFIG_RAMBOOT_PBL
Shengzhou Liub19e2882014-04-18 16:43:39 +080023#define RESET_VECTOR_OFFSET 0x27FFC
24#define BOOT_PAGE_OFFSET 0x27000
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080025
Miquel Raynal88718be2019-10-03 19:50:03 +020026#ifdef CONFIG_MTD_RAW_NAND
Tom Rini4e590942022-11-12 17:36:51 -050027#define CFG_SYS_NAND_U_BOOT_SIZE (768 << 10)
28#define CFG_SYS_NAND_U_BOOT_DST 0x00200000
29#define CFG_SYS_NAND_U_BOOT_START 0x00200000
Shengzhou Liub19e2882014-04-18 16:43:39 +080030#endif
31
32#ifdef CONFIG_SPIFLASH
Tom Rini3db78c82022-12-04 10:13:40 -050033#define CFG_RESET_VECTOR_ADDRESS 0x200FFC
Tom Rini65cc0e22022-11-16 13:10:41 -050034#define CFG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
35#define CFG_SYS_SPI_FLASH_U_BOOT_DST (0x00200000)
36#define CFG_SYS_SPI_FLASH_U_BOOT_START (0x00200000)
37#define CFG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
Shengzhou Liub19e2882014-04-18 16:43:39 +080038#endif
39
40#ifdef CONFIG_SDCARD
Tom Rini3db78c82022-12-04 10:13:40 -050041#define CFG_RESET_VECTOR_ADDRESS 0x200FFC
Tom Rini65cc0e22022-11-16 13:10:41 -050042#define CFG_SYS_MMC_U_BOOT_SIZE (768 << 10)
43#define CFG_SYS_MMC_U_BOOT_DST (0x00200000)
44#define CFG_SYS_MMC_U_BOOT_START (0x00200000)
45#define CFG_SYS_MMC_U_BOOT_OFFS (260 << 10)
Shengzhou Liub19e2882014-04-18 16:43:39 +080046#endif
47
48#endif /* CONFIG_RAMBOOT_PBL */
49
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080050#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
51/* Set 1M boot space */
Tom Rinia322afc2022-11-16 13:10:40 -050052#define CFG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_TEXT_BASE & 0xfff00000)
53#define CFG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
54 (0x300000000ull | CFG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
Tom Rini3db78c82022-12-04 10:13:40 -050055#define CFG_RESET_VECTOR_ADDRESS 0xfffffffc
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080056#endif
57
Tom Rini3db78c82022-12-04 10:13:40 -050058#ifndef CFG_RESET_VECTOR_ADDRESS
59#define CFG_RESET_VECTOR_ADDRESS 0xeffffffc
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080060#endif
61
62/*
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080063 * Config the L3 Cache as L3 SRAM
64 */
Tom Rini65cc0e22022-11-16 13:10:41 -050065#define CFG_SYS_INIT_L3_ADDR 0xFFFC0000
Tom Rinia09fea12019-11-18 20:02:10 -050066#define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080067
Tom Rini65cc0e22022-11-16 13:10:41 -050068#define CFG_SYS_DCSRBAR 0xf0000000
69#define CFG_SYS_DCSRBAR_PHYS 0xf00000000ull
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080070
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080071/*
72 * DDR Setup
73 */
Tom Rini65cc0e22022-11-16 13:10:41 -050074#define CFG_SYS_DDR_SDRAM_BASE 0x00000000
75#define CFG_SYS_SDRAM_BASE CFG_SYS_DDR_SDRAM_BASE
Tom Riniaa6e94d2022-11-16 13:10:37 -050076#define CFG_SYS_SDRAM_SIZE 2048 /* for fixed parameter use */
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080077#define SPD_EEPROM_ADDRESS1 0x51
78#define SPD_EEPROM_ADDRESS2 0x52
79#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
80#define CTRL_INTLV_PREFERED cacheline
81
82/*
83 * IFC Definitions
84 */
Tom Rini65cc0e22022-11-16 13:10:41 -050085#define CFG_SYS_FLASH_BASE 0xe0000000
86#define CFG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CFG_SYS_FLASH_BASE)
87#define CFG_SYS_NOR0_CSPR_EXT (0xf)
88#define CFG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CFG_SYS_FLASH_BASE_PHYS \
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080089 + 0x8000000) | \
90 CSPR_PORT_SIZE_16 | \
91 CSPR_MSEL_NOR | \
92 CSPR_V)
Tom Rini65cc0e22022-11-16 13:10:41 -050093#define CFG_SYS_NOR1_CSPR_EXT (0xf)
94#define CFG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CFG_SYS_FLASH_BASE_PHYS) | \
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080095 CSPR_PORT_SIZE_16 | \
96 CSPR_MSEL_NOR | \
97 CSPR_V)
Tom Rini0ed384f2022-11-16 13:10:25 -050098#define CFG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080099/* NOR Flash Timing Params */
Tom Rini0ed384f2022-11-16 13:10:25 -0500100#define CFG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800101
Tom Rini0ed384f2022-11-16 13:10:25 -0500102#define CFG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800103 FTIM0_NOR_TEADC(0x5) | \
104 FTIM0_NOR_TEAHC(0x5))
Tom Rini0ed384f2022-11-16 13:10:25 -0500105#define CFG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800106 FTIM1_NOR_TRAD_NOR(0x1A) |\
107 FTIM1_NOR_TSEQRAD_NOR(0x13))
Tom Rini0ed384f2022-11-16 13:10:25 -0500108#define CFG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800109 FTIM2_NOR_TCH(0x4) | \
110 FTIM2_NOR_TWPH(0x0E) | \
111 FTIM2_NOR_TWP(0x1c))
Tom Rini0ed384f2022-11-16 13:10:25 -0500112#define CFG_SYS_NOR_FTIM3 0x0
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800113
Tom Rini65cc0e22022-11-16 13:10:41 -0500114#define CFG_SYS_FLASH_BANKS_LIST {CFG_SYS_FLASH_BASE_PHYS \
115 + 0x8000000, CFG_SYS_FLASH_BASE_PHYS}
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800116
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800117#define QIXIS_BASE 0xffdf0000
118#define QIXIS_LBMAP_SWITCH 6
119#define QIXIS_LBMAP_MASK 0x0f
120#define QIXIS_LBMAP_SHIFT 0
121#define QIXIS_LBMAP_DFLTBANK 0x00
122#define QIXIS_LBMAP_ALTBANK 0x04
York Sun46caebc2016-04-07 09:52:11 -0700123#define QIXIS_LBMAP_NAND 0x09
124#define QIXIS_LBMAP_SD 0x00
125#define QIXIS_RCW_SRC_NAND 0x104
126#define QIXIS_RCW_SRC_SD 0x040
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800127#define QIXIS_RST_CTL_RESET 0x83
128#define QIXIS_RST_FORCE_MEM 0x1
129#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
130#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
131#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
132#define QIXIS_BASE_PHYS (0xf00000000ull | QIXIS_BASE)
133
Tom Rini65cc0e22022-11-16 13:10:41 -0500134#define CFG_SYS_CSPR3_EXT (0xf)
135#define CFG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800136 | CSPR_PORT_SIZE_8 \
137 | CSPR_MSEL_GPCM \
138 | CSPR_V)
Tom Rini65cc0e22022-11-16 13:10:41 -0500139#define CFG_SYS_AMASK3 IFC_AMASK(64 * 1024)
140#define CFG_SYS_CSOR3 0x0
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800141/* QIXIS Timing parameters for IFC CS3 */
Tom Rini65cc0e22022-11-16 13:10:41 -0500142#define CFG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800143 FTIM0_GPCM_TEADC(0x0e) | \
144 FTIM0_GPCM_TEAHC(0x0e))
Tom Rini65cc0e22022-11-16 13:10:41 -0500145#define CFG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800146 FTIM1_GPCM_TRAD(0x3f))
Tom Rini65cc0e22022-11-16 13:10:41 -0500147#define CFG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Shengzhou Liu6b7679c2014-03-06 15:07:39 +0800148 FTIM2_GPCM_TCH(0x8) | \
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800149 FTIM2_GPCM_TWP(0x1f))
Tom Rini65cc0e22022-11-16 13:10:41 -0500150#define CFG_SYS_CS3_FTIM3 0x0
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800151
152/* NAND Flash on IFC */
Tom Rini4e590942022-11-12 17:36:51 -0500153#define CFG_SYS_NAND_BASE 0xff800000
154#define CFG_SYS_NAND_BASE_PHYS (0xf00000000ull | CFG_SYS_NAND_BASE)
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800155
Tom Rini4e590942022-11-12 17:36:51 -0500156#define CFG_SYS_NAND_CSPR_EXT (0xf)
157#define CFG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CFG_SYS_NAND_BASE_PHYS) \
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800158 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
159 | CSPR_MSEL_NAND /* MSEL = NAND */ \
160 | CSPR_V)
Tom Rini4e590942022-11-12 17:36:51 -0500161#define CFG_SYS_NAND_AMASK IFC_AMASK(64*1024)
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800162
Tom Rini4e590942022-11-12 17:36:51 -0500163#define CFG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800164 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
165 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
166 | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
167 | CSOR_NAND_PGS_2K /* Page Size = 2K */\
168 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */\
169 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
170
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800171/* ONFI NAND Flash mode0 Timing Params */
Tom Rini4e590942022-11-12 17:36:51 -0500172#define CFG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800173 FTIM0_NAND_TWP(0x18) | \
174 FTIM0_NAND_TWCHT(0x07) | \
175 FTIM0_NAND_TWH(0x0a))
Tom Rini4e590942022-11-12 17:36:51 -0500176#define CFG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800177 FTIM1_NAND_TWBE(0x39) | \
178 FTIM1_NAND_TRR(0x0e) | \
179 FTIM1_NAND_TRP(0x18))
Tom Rini4e590942022-11-12 17:36:51 -0500180#define CFG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800181 FTIM2_NAND_TREH(0x0a) | \
182 FTIM2_NAND_TWHRE(0x1e))
Tom Rini4e590942022-11-12 17:36:51 -0500183#define CFG_SYS_NAND_FTIM3 0x0
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800184
Tom Rini4e590942022-11-12 17:36:51 -0500185#define CFG_SYS_NAND_BASE_LIST { CFG_SYS_NAND_BASE }
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800186
Miquel Raynal88718be2019-10-03 19:50:03 +0200187#if defined(CONFIG_MTD_RAW_NAND)
Tom Rini65cc0e22022-11-16 13:10:41 -0500188#define CFG_SYS_CSPR0_EXT CFG_SYS_NAND_CSPR_EXT
189#define CFG_SYS_CSPR0 CFG_SYS_NAND_CSPR
190#define CFG_SYS_AMASK0 CFG_SYS_NAND_AMASK
191#define CFG_SYS_CSOR0 CFG_SYS_NAND_CSOR
192#define CFG_SYS_CS0_FTIM0 CFG_SYS_NAND_FTIM0
193#define CFG_SYS_CS0_FTIM1 CFG_SYS_NAND_FTIM1
194#define CFG_SYS_CS0_FTIM2 CFG_SYS_NAND_FTIM2
195#define CFG_SYS_CS0_FTIM3 CFG_SYS_NAND_FTIM3
196#define CFG_SYS_CSPR1_EXT CFG_SYS_NOR0_CSPR_EXT
197#define CFG_SYS_CSPR1 CFG_SYS_NOR0_CSPR
198#define CFG_SYS_AMASK1 CFG_SYS_NOR_AMASK
199#define CFG_SYS_CSOR1 CFG_SYS_NOR_CSOR
200#define CFG_SYS_CS1_FTIM0 CFG_SYS_NOR_FTIM0
201#define CFG_SYS_CS1_FTIM1 CFG_SYS_NOR_FTIM1
202#define CFG_SYS_CS1_FTIM2 CFG_SYS_NOR_FTIM2
203#define CFG_SYS_CS1_FTIM3 CFG_SYS_NOR_FTIM3
204#define CFG_SYS_CSPR2_EXT CFG_SYS_NOR1_CSPR_EXT
205#define CFG_SYS_CSPR2 CFG_SYS_NOR1_CSPR
206#define CFG_SYS_AMASK2 CFG_SYS_NOR_AMASK
207#define CFG_SYS_CSOR2 CFG_SYS_NOR_CSOR
208#define CFG_SYS_CS2_FTIM0 CFG_SYS_NOR_FTIM0
209#define CFG_SYS_CS2_FTIM1 CFG_SYS_NOR_FTIM1
210#define CFG_SYS_CS2_FTIM2 CFG_SYS_NOR_FTIM2
211#define CFG_SYS_CS2_FTIM3 CFG_SYS_NOR_FTIM3
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800212#else
Tom Rini65cc0e22022-11-16 13:10:41 -0500213#define CFG_SYS_CSPR0_EXT CFG_SYS_NOR0_CSPR_EXT
214#define CFG_SYS_CSPR0 CFG_SYS_NOR0_CSPR
215#define CFG_SYS_AMASK0 CFG_SYS_NOR_AMASK
216#define CFG_SYS_CSOR0 CFG_SYS_NOR_CSOR
217#define CFG_SYS_CS0_FTIM0 CFG_SYS_NOR_FTIM0
218#define CFG_SYS_CS0_FTIM1 CFG_SYS_NOR_FTIM1
219#define CFG_SYS_CS0_FTIM2 CFG_SYS_NOR_FTIM2
220#define CFG_SYS_CS0_FTIM3 CFG_SYS_NOR_FTIM3
221#define CFG_SYS_CSPR1_EXT CFG_SYS_NOR1_CSPR_EXT
222#define CFG_SYS_CSPR1 CFG_SYS_NOR1_CSPR
223#define CFG_SYS_AMASK1 CFG_SYS_NOR_AMASK
224#define CFG_SYS_CSOR1 CFG_SYS_NOR_CSOR
225#define CFG_SYS_CS1_FTIM0 CFG_SYS_NOR_FTIM0
226#define CFG_SYS_CS1_FTIM1 CFG_SYS_NOR_FTIM1
227#define CFG_SYS_CS1_FTIM2 CFG_SYS_NOR_FTIM2
228#define CFG_SYS_CS1_FTIM3 CFG_SYS_NOR_FTIM3
229#define CFG_SYS_CSPR2_EXT CFG_SYS_NAND_CSPR_EXT
230#define CFG_SYS_CSPR2 CFG_SYS_NAND_CSPR
231#define CFG_SYS_AMASK2 CFG_SYS_NAND_AMASK
232#define CFG_SYS_CSOR2 CFG_SYS_NAND_CSOR
233#define CFG_SYS_CS2_FTIM0 CFG_SYS_NAND_FTIM0
234#define CFG_SYS_CS2_FTIM1 CFG_SYS_NAND_FTIM1
235#define CFG_SYS_CS2_FTIM2 CFG_SYS_NAND_FTIM2
236#define CFG_SYS_CS2_FTIM3 CFG_SYS_NAND_FTIM3
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800237#endif
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800238
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800239/* define to use L1 as initial stack */
Tom Rini65cc0e22022-11-16 13:10:41 -0500240#define CFG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
241#define CFG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
242#define CFG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800243/* The assembler doesn't like typecast */
Tom Rini65cc0e22022-11-16 13:10:41 -0500244#define CFG_SYS_INIT_RAM_ADDR_PHYS \
245 ((CFG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
246 CFG_SYS_INIT_RAM_ADDR_PHYS_LOW)
247#define CFG_SYS_INIT_RAM_SIZE 0x00004000
248#define CFG_SYS_INIT_SP_OFFSET (CFG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800249
250/*
251 * Serial Port
252 */
Tom Rini91092132022-11-16 13:10:28 -0500253#define CFG_SYS_NS16550_CLK (get_bus_freq(0)/2)
Tom Rini65cc0e22022-11-16 13:10:41 -0500254#define CFG_SYS_BAUDRATE_TABLE \
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800255 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
Tom Rini65cc0e22022-11-16 13:10:41 -0500256#define CFG_SYS_NS16550_COM1 (CFG_SYS_CCSRBAR+0x11C500)
257#define CFG_SYS_NS16550_COM2 (CFG_SYS_CCSRBAR+0x11C600)
258#define CFG_SYS_NS16550_COM3 (CFG_SYS_CCSRBAR+0x11D500)
259#define CFG_SYS_NS16550_COM4 (CFG_SYS_CCSRBAR+0x11D600)
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800260
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800261/*
262 * I2C
263 */
Biwen Li8e4be6d2020-05-01 20:04:19 +0800264
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800265#define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */
266#define I2C_MUX_PCA_ADDR_SEC1 0x75 /* I2C bus multiplexer,secondary 1 */
267#define I2C_MUX_PCA_ADDR_SEC2 0x76 /* I2C bus multiplexer,secondary 2 */
268#define I2C_MUX_CH_DEFAULT 0x8
269
Ying Zhang3ad27372014-10-31 18:06:18 +0800270#define I2C_MUX_CH_VOL_MONITOR 0xa
271
272/* Voltage monitor on channel 2*/
273#define I2C_VOL_MONITOR_ADDR 0x40
274#define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
275#define I2C_VOL_MONITOR_BUS_V_OVF 0x1
276#define I2C_VOL_MONITOR_BUS_V_SHIFT 3
277
Ying Zhang3ad27372014-10-31 18:06:18 +0800278/* The lowest and highest voltage allowed for T208xQDS */
279#define VDD_MV_MIN 819
280#define VDD_MV_MAX 1212
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800281
282/*
283 * RapidIO
284 */
Tom Rinia322afc2022-11-16 13:10:40 -0500285#define CFG_SYS_SRIO1_MEM_VIRT 0xa0000000
286#define CFG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
287#define CFG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
288#define CFG_SYS_SRIO2_MEM_VIRT 0xb0000000
289#define CFG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
290#define CFG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800291/*
292 * for slave u-boot IMAGE instored in master memory space,
293 * PHYS must be aligned based on the SIZE
294 */
Tom Rinia322afc2022-11-16 13:10:40 -0500295#define CFG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
296#define CFG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
297#define CFG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
298#define CFG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800299/*
300 * for slave UCODE and ENV instored in master memory space,
301 * PHYS must be aligned based on the SIZE
302 */
Tom Rinia322afc2022-11-16 13:10:40 -0500303#define CFG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
304#define CFG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
305#define CFG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800306
307/* slave core release by master*/
Tom Rinia322afc2022-11-16 13:10:40 -0500308#define CFG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
309#define CFG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800310
311/*
312 * SRIO_PCIE_BOOT - SLAVE
313 */
314#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
Tom Rinia322afc2022-11-16 13:10:40 -0500315#define CFG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
316#define CFG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
317 (0x300000000ull | CFG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800318#endif
319
320/*
321 * eSPI - Enhanced SPI
322 */
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800323
324/*
325 * General PCI
326 * Memory space is mapped 1-1, but I/O space must start from 0.
327 */
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800328/* controller 1, direct to uli, tgtid 3, Base address 20000 */
Tom Riniecc8d422022-11-16 13:10:33 -0500329#define CFG_SYS_PCIE1_MEM_VIRT 0x80000000
330#define CFG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
331#define CFG_SYS_PCIE1_IO_VIRT 0xf8000000
332#define CFG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800333
334/* controller 2, Slot 2, tgtid 2, Base address 201000 */
Tom Riniecc8d422022-11-16 13:10:33 -0500335#define CFG_SYS_PCIE2_MEM_VIRT 0xa0000000
336#define CFG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
337#define CFG_SYS_PCIE2_IO_VIRT 0xf8010000
338#define CFG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800339
340/* controller 3, Slot 1, tgtid 1, Base address 202000 */
Tom Riniecc8d422022-11-16 13:10:33 -0500341#define CFG_SYS_PCIE3_MEM_VIRT 0xb0000000
342#define CFG_SYS_PCIE3_MEM_PHYS 0xc30000000ull
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800343
344/* controller 4, Base address 203000 */
Tom Riniecc8d422022-11-16 13:10:33 -0500345#define CFG_SYS_PCIE4_MEM_VIRT 0xc0000000
346#define CFG_SYS_PCIE4_MEM_PHYS 0xc40000000ull
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800347
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800348/* Qman/Bman */
349#ifndef CONFIG_NOBQFMAN
Tom Rini65cc0e22022-11-16 13:10:41 -0500350#define CFG_SYS_BMAN_NUM_PORTALS 18
351#define CFG_SYS_BMAN_MEM_BASE 0xf4000000
352#define CFG_SYS_BMAN_MEM_PHYS 0xff4000000ull
353#define CFG_SYS_BMAN_MEM_SIZE 0x02000000
354#define CFG_SYS_BMAN_SP_CENA_SIZE 0x4000
355#define CFG_SYS_BMAN_SP_CINH_SIZE 0x1000
356#define CFG_SYS_BMAN_CENA_BASE CFG_SYS_BMAN_MEM_BASE
357#define CFG_SYS_BMAN_CENA_SIZE (CFG_SYS_BMAN_MEM_SIZE >> 1)
358#define CFG_SYS_BMAN_CINH_BASE (CFG_SYS_BMAN_MEM_BASE + \
359 CFG_SYS_BMAN_CENA_SIZE)
360#define CFG_SYS_BMAN_CINH_SIZE (CFG_SYS_BMAN_MEM_SIZE >> 1)
361#define CFG_SYS_BMAN_SWP_ISDR_REG 0xE08
362#define CFG_SYS_QMAN_NUM_PORTALS 18
363#define CFG_SYS_QMAN_MEM_BASE 0xf6000000
364#define CFG_SYS_QMAN_MEM_PHYS 0xff6000000ull
365#define CFG_SYS_QMAN_MEM_SIZE 0x02000000
366#define CFG_SYS_QMAN_SP_CINH_SIZE 0x1000
367#define CFG_SYS_QMAN_CENA_SIZE (CFG_SYS_QMAN_MEM_SIZE >> 1)
368#define CFG_SYS_QMAN_CINH_BASE (CFG_SYS_QMAN_MEM_BASE + \
369 CFG_SYS_QMAN_CENA_SIZE)
370#define CFG_SYS_QMAN_CINH_SIZE (CFG_SYS_QMAN_MEM_SIZE >> 1)
371#define CFG_SYS_QMAN_SWP_ISDR_REG 0xE08
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800372#endif /* CONFIG_NOBQFMAN */
373
374#ifdef CONFIG_SYS_DPAA_FMAN
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800375#define RGMII_PHY1_ADDR 0x1
376#define RGMII_PHY2_ADDR 0x2
377#define FM1_10GEC1_PHY_ADDR 0x3
378#define SGMII_CARD_PORT1_PHY_ADDR 0x1C
379#define SGMII_CARD_PORT2_PHY_ADDR 0x1D
380#define SGMII_CARD_PORT3_PHY_ADDR 0x1E
381#define SGMII_CARD_PORT4_PHY_ADDR 0x1F
382#endif
383
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800384/*
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800385 * USB
386 */
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800387
388/*
389 * SDHC
390 */
391#ifdef CONFIG_MMC
Tom Rini6cc04542022-10-28 20:27:13 -0400392#define CFG_SYS_FSL_ESDHC_ADDR CFG_SYS_MPC85xx_ESDHC_ADDR
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800393#endif
394
Shengzhou Liu9941cf72014-04-02 14:28:34 +0800395/*
396 * Dynamic MTD Partition support with mtdparts
397 */
Shengzhou Liu9941cf72014-04-02 14:28:34 +0800398
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800399/*
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800400 * Miscellaneous configurable options
401 */
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800402
403/*
404 * For booting Linux, the board info and command line data
405 * have to be in the first 64 MB of memory, since this is
406 * the maximum mapped by the Linux kernel during initialization.
407 */
Tom Rini65cc0e22022-11-16 13:10:41 -0500408#define CFG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800409
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800410/*
411 * Environment Configuration
412 */
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800413
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800414#define __USB_PHY_TYPE utmi
415
Tom Rini0613c362022-12-04 10:03:50 -0500416#define CFG_EXTRA_ENV_SETTINGS \
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800417 "hwconfig=fsl_ddr:" \
418 "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \
419 "bank_intlv=auto;" \
420 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
421 "netdev=eth0\0" \
Tom Rini54f80dd2022-12-02 16:42:27 -0500422 "uboot=" CONFIG_UBOOTPATH "\0" \
Simon Glass98463902022-10-20 18:22:39 -0600423 "ubootaddr=" __stringify(CONFIG_TEXT_BASE) "\0" \
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800424 "tftpflash=tftpboot $loadaddr $uboot && " \
425 "protect off $ubootaddr +$filesize && " \
426 "erase $ubootaddr +$filesize && " \
427 "cp.b $loadaddr $ubootaddr $filesize && " \
428 "protect on $ubootaddr +$filesize && " \
429 "cmp.b $loadaddr $ubootaddr $filesize\0" \
430 "consoledev=ttyS0\0" \
431 "ramdiskaddr=2000000\0" \
432 "ramdiskfile=t2080qds/ramdisk.uboot\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500433 "fdtaddr=1e00000\0" \
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800434 "fdtfile=t2080qds/t2080qds.dtb\0" \
Kim Phillips32465842014-05-14 19:33:45 -0500435 "bdev=sda3\0"
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800436
437/*
438 * For emulation this causes u-boot to jump to the start of the
439 * proof point app code automatically
440 */
Tom Rini7ae1b082021-08-19 14:29:00 -0400441#define PROOF_POINTS \
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800442 "setenv bootargs root=/dev/$bdev rw " \
443 "console=$consoledev,$baudrate $othbootargs;" \
444 "cpu 1 release 0x29000000 - - -;" \
445 "cpu 2 release 0x29000000 - - -;" \
446 "cpu 3 release 0x29000000 - - -;" \
447 "cpu 4 release 0x29000000 - - -;" \
448 "cpu 5 release 0x29000000 - - -;" \
449 "cpu 6 release 0x29000000 - - -;" \
450 "cpu 7 release 0x29000000 - - -;" \
451 "go 0x29000000"
452
Tom Rini7ae1b082021-08-19 14:29:00 -0400453#define HVBOOT \
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800454 "setenv bootargs config-addr=0x60000000; " \
455 "bootm 0x01000000 - 0x00f00000"
456
Tom Rini7ae1b082021-08-19 14:29:00 -0400457#define ALU \
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800458 "setenv bootargs root=/dev/$bdev rw " \
459 "console=$consoledev,$baudrate $othbootargs;" \
460 "cpu 1 release 0x01000000 - - -;" \
461 "cpu 2 release 0x01000000 - - -;" \
462 "cpu 3 release 0x01000000 - - -;" \
463 "cpu 4 release 0x01000000 - - -;" \
464 "cpu 5 release 0x01000000 - - -;" \
465 "cpu 6 release 0x01000000 - - -;" \
466 "cpu 7 release 0x01000000 - - -;" \
467 "go 0x01000000"
468
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800469#include <asm/fsl_secure_boot.h>
Aneesh Bansalef6c55a2016-01-22 16:37:22 +0530470
Shengzhou Liu254887a2014-02-21 13:16:19 +0800471#endif /* __T208xQDS_H */