blob: c7a9e1347927fe3356e04cc8677c34a8dbb0a8c9 [file] [log] [blame]
TsiChungLiew8ae158c2007-08-16 15:05:11 -05001/*
2 * Configuation settings for the Freescale MCF54455 EVB board.
3 *
4 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
5 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02007 * SPDX-License-Identifier: GPL-2.0+
TsiChungLiew8ae158c2007-08-16 15:05:11 -05008 */
9
10/*
11 * board/config.h - configuration options, board specific
12 */
13
TsiChungLiewe8ee8f32007-10-25 17:16:22 -050014#ifndef _M54455EVB_H
15#define _M54455EVB_H
TsiChungLiew8ae158c2007-08-16 15:05:11 -050016
17/*
18 * High Level Configuration Options
19 * (easy to change)
20 */
TsiChungLiew8ae158c2007-08-16 15:05:11 -050021#define CONFIG_M54455EVB /* M54455EVB board */
22
TsiChungLiew8ae158c2007-08-16 15:05:11 -050023#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020024#define CONFIG_SYS_UART_PORT (0)
TsiChungLiew8ae158c2007-08-16 15:05:11 -050025#define CONFIG_BAUDRATE 115200
TsiChungLiew8ae158c2007-08-16 15:05:11 -050026
27#undef CONFIG_WATCHDOG
28
29#define CONFIG_TIMESTAMP /* Print image info with timestamp */
30
31/*
32 * BOOTP options
33 */
34#define CONFIG_BOOTP_BOOTFILESIZE
35#define CONFIG_BOOTP_BOOTPATH
36#define CONFIG_BOOTP_GATEWAY
37#define CONFIG_BOOTP_HOSTNAME
38
39/* Command line configuration */
TsiChungLiew8ae158c2007-08-16 15:05:11 -050040#define CONFIG_CMD_DATE
TsiChungLiew8ae158c2007-08-16 15:05:11 -050041#define CONFIG_CMD_IDE
42#define CONFIG_CMD_JFFS2
TsiChungLiewe8ee8f32007-10-25 17:16:22 -050043#undef CONFIG_CMD_PCI
TsiChungLiew8ae158c2007-08-16 15:05:11 -050044#define CONFIG_CMD_REGINFO
TsiChungLiew8ae158c2007-08-16 15:05:11 -050045
46/* Network configuration */
47#define CONFIG_MCFFEC
48#ifdef CONFIG_MCFFEC
TsiChungLiew8ae158c2007-08-16 15:05:11 -050049# define CONFIG_MII 1
TsiChung Liew0f3ba7e2008-03-30 01:22:13 -050050# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020051# define CONFIG_SYS_DISCOVER_PHY
52# define CONFIG_SYS_RX_ETH_BUFFER 8
53# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiew8ae158c2007-08-16 15:05:11 -050054
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020055# define CONFIG_SYS_FEC0_PINMUX 0
56# define CONFIG_SYS_FEC1_PINMUX 0
57# define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
58# define CONFIG_SYS_FEC1_MIIBASE CONFIG_SYS_FEC0_IOBASE
TsiChungLiew8ae158c2007-08-16 15:05:11 -050059# define MCFFEC_TOUT_LOOP 50000
60# define CONFIG_HAS_ETH1
61
TsiChungLiew8ae158c2007-08-16 15:05:11 -050062# define CONFIG_BOOTARGS "root=/dev/mtdblock1 rw rootfstype=jffs2 ip=none mtdparts=physmap-flash.0:5M(kernel)ro,-(jffs2)"
TsiChungLiew8ae158c2007-08-16 15:05:11 -050063# define CONFIG_ETHPRIME "FEC0"
64# define CONFIG_IPADDR 192.162.1.2
65# define CONFIG_NETMASK 255.255.255.0
66# define CONFIG_SERVERIP 192.162.1.1
67# define CONFIG_GATEWAYIP 192.162.1.1
TsiChungLiew8ae158c2007-08-16 15:05:11 -050068
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020069/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
70# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChungLiew8ae158c2007-08-16 15:05:11 -050071# define FECDUPLEX FULL
72# define FECSPEED _100BASET
73# else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020074# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
75# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiew8ae158c2007-08-16 15:05:11 -050076# endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020077# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChungLiew8ae158c2007-08-16 15:05:11 -050078#endif
79
80#define CONFIG_HOSTNAME M54455EVB
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020081#ifdef CONFIG_SYS_STMICRO_BOOT
TsiChung Liew9f751552008-07-23 20:38:53 -050082/* ST Micro serial flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020083#define CONFIG_SYS_LOAD_ADDR2 0x40010013
TsiChungLiew8ae158c2007-08-16 15:05:11 -050084#define CONFIG_EXTRA_ENV_SETTINGS \
85 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +020086 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew9f751552008-07-23 20:38:53 -050087 "loadaddr=0x40010000\0" \
88 "sbfhdr=sbfhdr.bin\0" \
89 "uboot=u-boot.bin\0" \
90 "load=tftp ${loadaddr} ${sbfhdr};" \
Marek Vasut5368c552012-09-23 17:41:24 +020091 "tftp " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${uboot} \0" \
TsiChungLiew8ae158c2007-08-16 15:05:11 -050092 "upd=run load; run prog\0" \
Jason Jin09933fb2011-08-19 10:10:40 +080093 "prog=sf probe 0:1 1000000 3;" \
TsiChung Liew9f751552008-07-23 20:38:53 -050094 "sf erase 0 30000;" \
95 "sf write ${loadaddr} 0 0x30000;" \
TsiChungLiew8ae158c2007-08-16 15:05:11 -050096 "save\0" \
97 ""
TsiChung Liew9f751552008-07-23 20:38:53 -050098#else
99/* Atmel and Intel */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200100#ifdef CONFIG_SYS_ATMEL_BOOT
101# define CONFIG_SYS_UBOOT_END 0x0403FFFF
102#elif defined(CONFIG_SYS_INTEL_BOOT)
103# define CONFIG_SYS_UBOOT_END 0x3FFFF
TsiChung Liew9f751552008-07-23 20:38:53 -0500104#endif
105#define CONFIG_EXTRA_ENV_SETTINGS \
106 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200107 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew9f751552008-07-23 20:38:53 -0500108 "loadaddr=0x40010000\0" \
109 "uboot=u-boot.bin\0" \
110 "load=tftp ${loadaddr} ${uboot}\0" \
111 "upd=run load; run prog\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200112 "prog=prot off " __stringify(CONFIG_SYS_FLASH_BASE) \
113 " " __stringify(CONFIG_SYS_UBOOT_END) ";" \
114 "era " __stringify(CONFIG_SYS_FLASH_BASE) " " \
115 __stringify(CONFIG_SYS_UBOOT_END) ";" \
116 "cp.b ${loadaddr} " __stringify(CONFIG_SYS_FLASH_BASE) \
TsiChung Liew9f751552008-07-23 20:38:53 -0500117 " ${filesize}; save\0" \
118 ""
119#endif
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500120
121/* ATA configuration */
122#define CONFIG_ISO_PARTITION
123#define CONFIG_DOS_PARTITION
124#define CONFIG_IDE_RESET 1
125#define CONFIG_IDE_PREINIT 1
126#define CONFIG_ATAPI
127#undef CONFIG_LBA48
128
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200129#define CONFIG_SYS_IDE_MAXBUS 1
130#define CONFIG_SYS_IDE_MAXDEVICE 2
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500131
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200132#define CONFIG_SYS_ATA_BASE_ADDR 0x90000000
133#define CONFIG_SYS_ATA_IDE0_OFFSET 0
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500134
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200135#define CONFIG_SYS_ATA_DATA_OFFSET 0xA0 /* Offset for data I/O */
136#define CONFIG_SYS_ATA_REG_OFFSET 0xA0 /* Offset for normal register accesses */
137#define CONFIG_SYS_ATA_ALT_OFFSET 0xC0 /* Offset for alternate registers */
138#define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500139
140/* Realtime clock */
141#define CONFIG_MCFRTC
142#undef RTC_DEBUG
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200143#define CONFIG_SYS_RTC_OSCILLATOR (32 * CONFIG_SYS_HZ)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500144
145/* Timer */
146#define CONFIG_MCFTMR
147#undef CONFIG_MCFPIT
148
149/* I2c */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200150#define CONFIG_SYS_I2C
151#define CONFIG_SYS_I2C_FSL
152#define CONFIG_SYS_FSL_I2C_SPEED 80000
153#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
jason6af3a0e2013-11-06 22:59:08 +0800154#define CONFIG_SYS_FSL_I2C_OFFSET 0x58000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200155#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500156
TsiChung Liewbae61ee2008-03-25 15:41:15 -0500157/* DSPI and Serial Flash */
TsiChung Liewee0a8462009-06-30 14:18:29 +0000158#define CONFIG_CF_SPI
TsiChung Liewbae61ee2008-03-25 15:41:15 -0500159#define CONFIG_CF_DSPI
TsiChung Liewa7323bb2008-07-23 17:53:36 -0500160#define CONFIG_HARD_SPI
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200161#define CONFIG_SYS_SBFHDR_SIZE 0x13
TsiChung Liewa7323bb2008-07-23 17:53:36 -0500162#ifdef CONFIG_CMD_SPI
TsiChung Liew922cd752008-08-06 19:14:08 -0500163
TsiChung Liewee0a8462009-06-30 14:18:29 +0000164# define CONFIG_SYS_DSPI_CTAR0 (DSPI_CTAR_TRSZ(7) | \
165 DSPI_CTAR_PCSSCK_1CLK | \
166 DSPI_CTAR_PASC(0) | \
167 DSPI_CTAR_PDT(0) | \
168 DSPI_CTAR_CSSCK(0) | \
169 DSPI_CTAR_ASC(0) | \
170 DSPI_CTAR_DT(1))
TsiChung Liewa7323bb2008-07-23 17:53:36 -0500171#endif
TsiChung Liewbae61ee2008-03-25 15:41:15 -0500172
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500173/* PCI */
TsiChungLiewe8ee8f32007-10-25 17:16:22 -0500174#ifdef CONFIG_CMD_PCI
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500175#define CONFIG_PCI 1
TsiChungLiew2e72ad02008-01-14 17:11:47 -0600176#define CONFIG_PCI_PNP 1
TsiChung Liewf33fca22008-03-30 01:19:06 -0500177#define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
TsiChungLiew2e72ad02008-01-14 17:11:47 -0600178
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200179#define CONFIG_SYS_PCI_CACHE_LINE_SIZE 4
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500180
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200181#define CONFIG_SYS_PCI_MEM_BUS 0xA0000000
182#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BUS
183#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500184
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200185#define CONFIG_SYS_PCI_IO_BUS 0xB1000000
186#define CONFIG_SYS_PCI_IO_PHYS CONFIG_SYS_PCI_IO_BUS
187#define CONFIG_SYS_PCI_IO_SIZE 0x01000000
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500188
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200189#define CONFIG_SYS_PCI_CFG_BUS 0xB0000000
190#define CONFIG_SYS_PCI_CFG_PHYS CONFIG_SYS_PCI_CFG_BUS
191#define CONFIG_SYS_PCI_CFG_SIZE 0x01000000
TsiChungLiewe8ee8f32007-10-25 17:16:22 -0500192#endif
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500193
194/* FPGA - Spartan 2 */
195/* experiment
Michal Simekb03b25c2013-05-01 18:05:56 +0200196#define CONFIG_FPGA
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500197#define CONFIG_FPGA_COUNT 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200198#define CONFIG_SYS_FPGA_PROG_FEEDBACK
199#define CONFIG_SYS_FPGA_CHECK_CTRLC
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500200*/
201
202/* Input, PCI, Flexbus, and VCO */
203#define CONFIG_EXTRA_CLOCK
204
TsiChung Liew9f751552008-07-23 20:38:53 -0500205#define CONFIG_PRAM 2048 /* 2048 KB */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500206
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200207#define CONFIG_SYS_LONGHELP /* undef to save memory */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500208
209#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200210#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500211#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200212#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500213#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200214#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
215#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
216#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500217
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200218#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x10000)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500219
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200220#define CONFIG_SYS_MBAR 0xFC000000
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500221
222/*
223 * Low Level Configuration Settings
224 * (address mappings, register initial values, etc.)
225 * You should know what you are doing if you make changes here.
226 */
227
228/*-----------------------------------------------------------------------
229 * Definitions for initial stack pointer and data area (in DPRAM)
230 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200231#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk553f0982010-10-26 13:32:32 +0200232#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200233#define CONFIG_SYS_INIT_RAM_CTRL 0x221
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200234#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 32)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200235#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Wolfgang Denk553f0982010-10-26 13:32:32 +0200236#define CONFIG_SYS_SBFHDR_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - 32)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500237
238/*-----------------------------------------------------------------------
239 * Start addresses for the final memory configuration
240 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200241 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500242 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200243#define CONFIG_SYS_SDRAM_BASE 0x40000000
244#define CONFIG_SYS_SDRAM_BASE1 0x48000000
245#define CONFIG_SYS_SDRAM_SIZE 256 /* SDRAM size in MB */
246#define CONFIG_SYS_SDRAM_CFG1 0x65311610
247#define CONFIG_SYS_SDRAM_CFG2 0x59670000
248#define CONFIG_SYS_SDRAM_CTRL 0xEA0B2000
249#define CONFIG_SYS_SDRAM_EMOD 0x40010000
250#define CONFIG_SYS_SDRAM_MODE 0x00010033
251#define CONFIG_SYS_SDRAM_DRV_STRENGTH 0xAA
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500252
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200253#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
254#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500255
TsiChung Liew9f751552008-07-23 20:38:53 -0500256#ifdef CONFIG_CF_SBF
Jason Jin09933fb2011-08-19 10:10:40 +0800257# define CONFIG_SERIAL_BOOT
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200258# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x400)
TsiChung Liew9f751552008-07-23 20:38:53 -0500259#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200260# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
TsiChung Liew9f751552008-07-23 20:38:53 -0500261#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200262#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
263#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
Jason Jin09933fb2011-08-19 10:10:40 +0800264
265/* Reserve 256 kB for malloc() */
266#define CONFIG_SYS_MALLOC_LEN (256 << 10)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500267
268/*
269 * For booting Linux, the board info and command line data
270 * have to be in the first 8 MB of memory, since this is
271 * the maximum mapped by the Linux kernel during initialization ??
272 */
273/* Initial Memory map for Linux */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200274#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500275
TsiChung Liew9f751552008-07-23 20:38:53 -0500276/*
277 * Configuration for environment
Jason Jin09933fb2011-08-19 10:10:40 +0800278 * Environment is not embedded in u-boot. First time runing may have env
279 * crc error warning if there is no correct environment on the flash.
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500280 */
TsiChung Liew9f751552008-07-23 20:38:53 -0500281#ifdef CONFIG_CF_SBF
Jean-Christophe PLAGNIOL-VILLARD0b5099a2008-09-10 22:48:00 +0200282# define CONFIG_ENV_IS_IN_SPI_FLASH
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200283# define CONFIG_ENV_SPI_CS 1
TsiChung Liew9f751552008-07-23 20:38:53 -0500284#else
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200285# define CONFIG_ENV_IS_IN_FLASH 1
TsiChung Liew9f751552008-07-23 20:38:53 -0500286#endif
287#undef CONFIG_ENV_OVERWRITE
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500288
289/*-----------------------------------------------------------------------
290 * FLASH organization
291 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200292#ifdef CONFIG_SYS_STMICRO_BOOT
TsiChung Liewee0a8462009-06-30 14:18:29 +0000293# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
294# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS1_BASE
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200295# define CONFIG_ENV_OFFSET 0x30000
296# define CONFIG_ENV_SIZE 0x2000
297# define CONFIG_ENV_SECT_SIZE 0x10000
TsiChung Liew9f751552008-07-23 20:38:53 -0500298#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200299#ifdef CONFIG_SYS_ATMEL_BOOT
300# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
301# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
302# define CONFIG_SYS_FLASH1_BASE CONFIG_SYS_CS1_BASE
Jason Jin09933fb2011-08-19 10:10:40 +0800303# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
304# define CONFIG_ENV_SIZE 0x2000
305# define CONFIG_ENV_SECT_SIZE 0x10000
TsiChung Liew9f751552008-07-23 20:38:53 -0500306#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200307#ifdef CONFIG_SYS_INTEL_BOOT
308# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
309# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
310# define CONFIG_SYS_FLASH1_BASE CONFIG_SYS_CS1_BASE
311# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200312# define CONFIG_ENV_SIZE 0x2000
313# define CONFIG_ENV_SECT_SIZE 0x20000
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500314#endif
315
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200316#define CONFIG_SYS_FLASH_CFI
317#ifdef CONFIG_SYS_FLASH_CFI
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500318
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200319# define CONFIG_FLASH_CFI_DRIVER 1
TsiChung Liewbbf6bbf2009-06-11 12:50:05 +0000320# define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200321# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
322# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_8BIT
323# define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
324# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
325# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
326# define CONFIG_SYS_FLASH_CHECKSUM
327# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE, CONFIG_SYS_CS1_BASE }
TsiChung Liewb2d022d2008-07-23 17:37:10 -0500328# define CONFIG_FLASH_CFI_LEGACY
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500329
TsiChung Liewb2d022d2008-07-23 17:37:10 -0500330#ifdef CONFIG_FLASH_CFI_LEGACY
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200331# define CONFIG_SYS_ATMEL_REGION 4
332# define CONFIG_SYS_ATMEL_TOTALSECT 11
333# define CONFIG_SYS_ATMEL_SECT {1, 2, 1, 7}
334# define CONFIG_SYS_ATMEL_SECTSZ {0x4000, 0x2000, 0x8000, 0x10000}
TsiChung Liewb2d022d2008-07-23 17:37:10 -0500335#endif
TsiChung Liewbae61ee2008-03-25 15:41:15 -0500336#endif
337
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500338/*
339 * This is setting for JFFS2 support in u-boot.
340 * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support.
341 */
TsiChung Liew9f751552008-07-23 20:38:53 -0500342#ifdef CONFIG_CMD_JFFS2
343#ifdef CF_STMICRO_BOOT
344# define CONFIG_JFFS2_DEV "nor1"
345# define CONFIG_JFFS2_PART_SIZE 0x01000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200346# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH2_BASE + 0x500000)
TsiChung Liew9f751552008-07-23 20:38:53 -0500347#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200348#ifdef CONFIG_SYS_ATMEL_BOOT
TsiChungLiewe8ee8f32007-10-25 17:16:22 -0500349# define CONFIG_JFFS2_DEV "nor1"
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500350# define CONFIG_JFFS2_PART_SIZE 0x01000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200351# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH1_BASE + 0x500000)
TsiChung Liew9f751552008-07-23 20:38:53 -0500352#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200353#ifdef CONFIG_SYS_INTEL_BOOT
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500354# define CONFIG_JFFS2_DEV "nor0"
355# define CONFIG_JFFS2_PART_SIZE (0x01000000 - 0x500000)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200356# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH0_BASE + 0x500000)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500357#endif
TsiChung Liew9f751552008-07-23 20:38:53 -0500358#endif
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500359
360/*-----------------------------------------------------------------------
361 * Cache Configuration
362 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200363#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500364
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600365#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200366 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600367#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200368 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600369#define CONFIG_SYS_ICACHE_INV (CF_CACR_BCINVA + CF_CACR_ICINVA)
370#define CONFIG_SYS_DCACHE_INV (CF_CACR_DCINVA)
371#define CONFIG_SYS_CACHE_ACR2 (CONFIG_SYS_SDRAM_BASE | \
372 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
373 CF_ACR_EN | CF_ACR_SM_ALL)
374#define CONFIG_SYS_CACHE_ICACR (CF_CACR_BEC | CF_CACR_IEC | \
375 CF_CACR_ICINVA | CF_CACR_EUSP)
376#define CONFIG_SYS_CACHE_DCACR ((CONFIG_SYS_CACHE_ICACR | \
377 CF_CACR_DEC | CF_CACR_DDCM_P | \
378 CF_CACR_DCINVA) & ~CF_CACR_ICINVA)
379
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500380/*-----------------------------------------------------------------------
381 * Memory bank definitions
382 */
383/*
384 * CS0 - NOR Flash 1, 2, 4, or 8MB
385 * CS1 - CompactFlash and registers
386 * CS2 - CPLD
387 * CS3 - FPGA
388 * CS4 - Available
389 * CS5 - Available
390 */
391
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200392#if defined(CONFIG_SYS_ATMEL_BOOT) || defined(CONFIG_SYS_STMICRO_BOOT)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500393 /* Atmel Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200394#define CONFIG_SYS_CS0_BASE 0x04000000
395#define CONFIG_SYS_CS0_MASK 0x00070001
396#define CONFIG_SYS_CS0_CTRL 0x00001140
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500397/* Intel Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200398#define CONFIG_SYS_CS1_BASE 0x00000000
399#define CONFIG_SYS_CS1_MASK 0x01FF0001
400#define CONFIG_SYS_CS1_CTRL 0x00000D60
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500401
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200402#define CONFIG_SYS_ATMEL_BASE CONFIG_SYS_CS0_BASE
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500403#else
404/* Intel Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200405#define CONFIG_SYS_CS0_BASE 0x00000000
406#define CONFIG_SYS_CS0_MASK 0x01FF0001
407#define CONFIG_SYS_CS0_CTRL 0x00000D60
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500408 /* Atmel Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200409#define CONFIG_SYS_CS1_BASE 0x04000000
410#define CONFIG_SYS_CS1_MASK 0x00070001
411#define CONFIG_SYS_CS1_CTRL 0x00001140
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500412
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200413#define CONFIG_SYS_ATMEL_BASE CONFIG_SYS_CS1_BASE
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500414#endif
415
416/* CPLD */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200417#define CONFIG_SYS_CS2_BASE 0x08000000
418#define CONFIG_SYS_CS2_MASK 0x00070001
419#define CONFIG_SYS_CS2_CTRL 0x003f1140
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500420
421/* FPGA */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200422#define CONFIG_SYS_CS3_BASE 0x09000000
423#define CONFIG_SYS_CS3_MASK 0x00070001
424#define CONFIG_SYS_CS3_CTRL 0x00000020
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500425
TsiChungLiewe8ee8f32007-10-25 17:16:22 -0500426#endif /* _M54455EVB_H */