blob: e49e5ce999cd4d8d07ad361ff1c006ab04367fe9 [file] [log] [blame]
stroese13fdf8a2003-09-12 08:55:18 +00001/*
2 * (C) Copyright 2001-2003
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
stroese13fdf8a2003-09-12 08:55:18 +00006 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/*
16 * High Level Configuration Options
17 * (easy to change)
18 */
19
20#define CONFIG_405EP 1 /* This is a PPC405 CPU */
wdenkc837dcb2004-01-20 23:12:12 +000021#define CONFIG_PLU405 1 /* ...on a PLU405 board */
stroese13fdf8a2003-09-12 08:55:18 +000022
Wolfgang Denk2ae18242010-10-06 09:05:45 +020023#define CONFIG_SYS_TEXT_BASE 0xFFF80000
24
wdenkc837dcb2004-01-20 23:12:12 +000025#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
26#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
stroese13fdf8a2003-09-12 08:55:18 +000027
stroesea20b27a2004-12-16 18:05:42 +000028#define CONFIG_SYS_CLK_FREQ 33333400 /* external frequency to pll */
stroese13fdf8a2003-09-12 08:55:18 +000029
30#define CONFIG_BAUDRATE 9600
stroese13fdf8a2003-09-12 08:55:18 +000031
32#undef CONFIG_BOOTARGS
stroesea20b27a2004-12-16 18:05:42 +000033#undef CONFIG_BOOTCOMMAND
stroese13fdf8a2003-09-12 08:55:18 +000034
stroesea20b27a2004-12-16 18:05:42 +000035#define CONFIG_PREBOOT /* enable preboot variable */
36
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020037#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
stroese13fdf8a2003-09-12 08:55:18 +000038
Matthias Fuchsf9fc6a52007-03-07 15:32:01 +010039#undef CONFIG_HAS_ETH1
stroesea20b27a2004-12-16 18:05:42 +000040
Ben Warren96e21f82008-10-27 23:50:15 -070041#define CONFIG_PPC4xx_EMAC
stroese13fdf8a2003-09-12 08:55:18 +000042#define CONFIG_MII 1 /* MII PHY management */
wdenkc837dcb2004-01-20 23:12:12 +000043#define CONFIG_PHY_ADDR 0 /* PHY address */
stroesea20b27a2004-12-16 18:05:42 +000044#define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
Matthias Fuchs9ec367a2008-09-02 11:36:14 +020045#define CONFIG_RESET_PHY_R 1 /* use reset_phy() */
stroesea20b27a2004-12-16 18:05:42 +000046
47#define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ /* 66 MHz OPB clock*/
stroese13fdf8a2003-09-12 08:55:18 +000048
Jon Loeligeracf02692007-07-08 14:49:44 -050049/*
Jon Loeligera1aa0bb2007-07-10 09:22:23 -050050 * BOOTP options
51 */
52#define CONFIG_BOOTP_BOOTFILESIZE
53#define CONFIG_BOOTP_BOOTPATH
54#define CONFIG_BOOTP_GATEWAY
55#define CONFIG_BOOTP_HOSTNAME
56
Jon Loeligera1aa0bb2007-07-10 09:22:23 -050057/*
Jon Loeligeracf02692007-07-08 14:49:44 -050058 * Command line configuration.
59 */
Jon Loeligeracf02692007-07-08 14:49:44 -050060#define CONFIG_CMD_PCI
61#define CONFIG_CMD_IRQ
62#define CONFIG_CMD_IDE
Jon Loeligeracf02692007-07-08 14:49:44 -050063#define CONFIG_CMD_NAND
64#define CONFIG_CMD_DATE
Jon Loeligeracf02692007-07-08 14:49:44 -050065#define CONFIG_CMD_EEPROM
66
stroese13fdf8a2003-09-12 08:55:18 +000067#define CONFIG_MAC_PARTITION
68#define CONFIG_DOS_PARTITION
69
stroesea20b27a2004-12-16 18:05:42 +000070#define CONFIG_SUPPORT_VFAT
71
wdenkc837dcb2004-01-20 23:12:12 +000072#undef CONFIG_WATCHDOG /* watchdog disabled */
stroese13fdf8a2003-09-12 08:55:18 +000073
wdenkc837dcb2004-01-20 23:12:12 +000074#define CONFIG_RTC_MC146818 /* DS1685 is MC146818 compatible*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020075#define CONFIG_SYS_RTC_REG_BASE_ADDR 0xF0000500 /* RTC Base Address */
stroese13fdf8a2003-09-12 08:55:18 +000076
wdenkc837dcb2004-01-20 23:12:12 +000077#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
stroese13fdf8a2003-09-12 08:55:18 +000078
79/*
80 * Miscellaneous configurable options
81 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020082#define CONFIG_SYS_LONGHELP /* undef to save memory */
stroese13fdf8a2003-09-12 08:55:18 +000083
Jon Loeligeracf02692007-07-08 14:49:44 -050084#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020085#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
stroese13fdf8a2003-09-12 08:55:18 +000086#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020087#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
stroese13fdf8a2003-09-12 08:55:18 +000088#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020089#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
90#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
91#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
stroese13fdf8a2003-09-12 08:55:18 +000092
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020093#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
stroese13fdf8a2003-09-12 08:55:18 +000094
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020095#define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
stroese13fdf8a2003-09-12 08:55:18 +000096
stroesea20b27a2004-12-16 18:05:42 +000097#define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
98
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020099#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
100#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
stroese13fdf8a2003-09-12 08:55:18 +0000101
Stefan Roese550650d2010-09-20 16:05:31 +0200102#define CONFIG_CONS_INDEX 1 /* Use UART0 */
Stefan Roese550650d2010-09-20 16:05:31 +0200103#define CONFIG_SYS_NS16550_SERIAL
104#define CONFIG_SYS_NS16550_REG_SIZE 1
105#define CONFIG_SYS_NS16550_CLK get_serial_clock()
106
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200107#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200108#define CONFIG_SYS_BASE_BAUD 691200
stroese13fdf8a2003-09-12 08:55:18 +0000109
110/* The following table includes the supported baudrates */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200111#define CONFIG_SYS_BAUDRATE_TABLE \
stroese13fdf8a2003-09-12 08:55:18 +0000112 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
113 57600, 115200, 230400, 460800, 921600 }
114
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200115#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
116#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
stroese13fdf8a2003-09-12 08:55:18 +0000117
Matthias Fuchs17e65c22008-09-02 11:35:56 +0200118#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
stroesea20b27a2004-12-16 18:05:42 +0000119
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200120#define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
stroese13fdf8a2003-09-12 08:55:18 +0000121
Matthias Fuchs9ec367a2008-09-02 11:36:14 +0200122/*
stroese13fdf8a2003-09-12 08:55:18 +0000123 * NAND-FLASH stuff
stroese13fdf8a2003-09-12 08:55:18 +0000124 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200125#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200126#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
Matthias Fuchsbd84ee42007-07-09 10:10:06 +0200127#define NAND_BIG_DELAY_US 25
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100128
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200129#define CONFIG_SYS_NAND_CE (0x80000000 >> 1) /* our CE is GPIO1 */
130#define CONFIG_SYS_NAND_RDY (0x80000000 >> 4) /* our RDY is GPIO4 */
131#define CONFIG_SYS_NAND_CLE (0x80000000 >> 2) /* our CLE is GPIO2 */
132#define CONFIG_SYS_NAND_ALE (0x80000000 >> 3) /* our ALE is GPIO3 */
stroese13fdf8a2003-09-12 08:55:18 +0000133
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200134#define CONFIG_SYS_NAND_SKIP_BAD_DOT_I 1 /* ".i" read skips bad blocks */
135#define CONFIG_SYS_NAND_QUIET 1
stroesea20b27a2004-12-16 18:05:42 +0000136
Matthias Fuchs9ec367a2008-09-02 11:36:14 +0200137/*
stroese13fdf8a2003-09-12 08:55:18 +0000138 * PCI stuff
stroese13fdf8a2003-09-12 08:55:18 +0000139 */
stroesea20b27a2004-12-16 18:05:42 +0000140#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
141#define PCI_HOST_FORCE 1 /* configure as pci host */
142#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
stroese13fdf8a2003-09-12 08:55:18 +0000143
stroesea20b27a2004-12-16 18:05:42 +0000144#define CONFIG_PCI /* include pci support */
Gabor Juhos842033e2013-05-30 07:06:12 +0000145#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
Matthias Fuchs17e65c22008-09-02 11:35:56 +0200146#define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
stroesea20b27a2004-12-16 18:05:42 +0000147#define CONFIG_PCI_PNP /* do pci plug-and-play */
148 /* resource configuration */
stroese13fdf8a2003-09-12 08:55:18 +0000149
stroesea20b27a2004-12-16 18:05:42 +0000150#define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
stroese13fdf8a2003-09-12 08:55:18 +0000151
stroesea20b27a2004-12-16 18:05:42 +0000152#define CONFIG_PCI_CONFIG_HOST_BRIDGE 1 /* don't skip host bridge config*/
153
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200154#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
155#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
156#define CONFIG_SYS_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
157#define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
158#define CONFIG_SYS_PCI_PTM1MS 0xf8000001 /* 128MB, enable hard-wired to 1 */
159#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
160#define CONFIG_SYS_PCI_PTM2LA 0xffc00000 /* point to flash */
161#define CONFIG_SYS_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
162#define CONFIG_SYS_PCI_PTM2PCI 0x08000000 /* Host: use this pci address */
stroese13fdf8a2003-09-12 08:55:18 +0000163
Matthias Fuchs9ec367a2008-09-02 11:36:14 +0200164/*
stroese13fdf8a2003-09-12 08:55:18 +0000165 * IDE/ATA stuff
stroese13fdf8a2003-09-12 08:55:18 +0000166 */
wdenkc837dcb2004-01-20 23:12:12 +0000167#undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
168#undef CONFIG_IDE_LED /* no led for ide supported */
stroese13fdf8a2003-09-12 08:55:18 +0000169#define CONFIG_IDE_RESET 1 /* reset for ide supported */
170
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200171#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE busses */
Matthias Fuchs9ec367a2008-09-02 11:36:14 +0200172/* max. 1 drives per IDE bus */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200173#define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*1)
stroese13fdf8a2003-09-12 08:55:18 +0000174
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200175#define CONFIG_SYS_ATA_BASE_ADDR 0xF0100000
176#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
stroese13fdf8a2003-09-12 08:55:18 +0000177
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200178#define CONFIG_SYS_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */
179#define CONFIG_SYS_ATA_REG_OFFSET 0x0000 /* Offset for normal register access */
180#define CONFIG_SYS_ATA_ALT_OFFSET 0x0000 /* Offset for alternate registers */
stroese13fdf8a2003-09-12 08:55:18 +0000181
182/*
183 * For booting Linux, the board info and command line data
184 * have to be in the first 8 MB of memory, since this is
185 * the maximum mapped by the Linux kernel during initialization.
186 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200187#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Matthias Fuchs9ec367a2008-09-02 11:36:14 +0200188
189/*
stroese13fdf8a2003-09-12 08:55:18 +0000190 * FLASH organization
191 */
Matthias Fuchs9ec367a2008-09-02 11:36:14 +0200192#define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
stroese13fdf8a2003-09-12 08:55:18 +0000193
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200194#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
195#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
stroese13fdf8a2003-09-12 08:55:18 +0000196
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200197#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
198#define CONFIG_SYS_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
stroese13fdf8a2003-09-12 08:55:18 +0000199
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200200#define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
201#define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st addr for flash config cycles */
202#define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd addr for flash config cycles */
stroese13fdf8a2003-09-12 08:55:18 +0000203/*
204 * The following defines are added for buggy IOP480 byte interface.
205 * All other boards should use the standard values (CPCI405 etc.)
206 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200207#define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
208#define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
209#define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
stroese13fdf8a2003-09-12 08:55:18 +0000210
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200211#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector */
stroese13fdf8a2003-09-12 08:55:18 +0000212
Matthias Fuchs9ec367a2008-09-02 11:36:14 +0200213/*
stroese13fdf8a2003-09-12 08:55:18 +0000214 * Start addresses for the final memory configuration
215 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200216 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
stroese13fdf8a2003-09-12 08:55:18 +0000217 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200218#define CONFIG_SYS_SDRAM_BASE 0x00000000
Matthias Fuchs985edac2009-10-27 12:19:11 +0100219#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_MONITOR_BASE
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200220#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
221#define CONFIG_SYS_MONITOR_LEN (~(CONFIG_SYS_TEXT_BASE) + 1)
Matthias Fuchs985edac2009-10-27 12:19:11 +0100222#define CONFIG_SYS_MALLOC_LEN (1024 << 10)
stroese13fdf8a2003-09-12 08:55:18 +0000223
Matthias Fuchs9ec367a2008-09-02 11:36:14 +0200224/*
stroese13fdf8a2003-09-12 08:55:18 +0000225 * Environment Variable setup
226 */
Jean-Christophe PLAGNIOL-VILLARDbb1f8b42008-09-05 09:19:30 +0200227#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200228#define CONFIG_ENV_OFFSET 0x100 /* reseve 0x100 bytes for strapping */
229#define CONFIG_ENV_SIZE 0x700
stroese13fdf8a2003-09-12 08:55:18 +0000230
Matthias Fuchs9ec367a2008-09-02 11:36:14 +0200231/*
232 * I2C EEPROM (24WC16) for environment
stroese13fdf8a2003-09-12 08:55:18 +0000233 */
Dirk Eibach880540d2013-04-25 02:40:01 +0000234#define CONFIG_SYS_I2C
235#define CONFIG_SYS_I2C_PPC4XX
236#define CONFIG_SYS_I2C_PPC4XX_CH0
237#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
238#define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F
stroese13fdf8a2003-09-12 08:55:18 +0000239
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200240#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM 24WC16 */
241#define CONFIG_SYS_EEPROM_WREN 1
Matthias Fuchsbd84ee42007-07-09 10:10:06 +0200242
Matthias Fuchs9ec367a2008-09-02 11:36:14 +0200243/* 24WC16 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200244#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
Matthias Fuchs9ec367a2008-09-02 11:36:14 +0200245/* mask of address bits that overflow into the "EEPROM chip address" */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200246#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
247#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The 24WC16 has */
Matthias Fuchs9ec367a2008-09-02 11:36:14 +0200248 /* 16 byte page write mode using */
249 /* last 4 bits of the address */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200250#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
stroese13fdf8a2003-09-12 08:55:18 +0000251
Matthias Fuchs9ec367a2008-09-02 11:36:14 +0200252/*
stroese13fdf8a2003-09-12 08:55:18 +0000253 * External Bus Controller (EBC) Setup
254 */
Matthias Fuchsbe0db3e2009-10-26 09:58:45 +0100255#define CAN0_BA 0xF0000000 /* CAN0 Base Address */
256#define CAN1_BA 0xF0000100 /* CAN1 Base Address */
Matthias Fuchs9ec367a2008-09-02 11:36:14 +0200257#define DUART0_BA 0xF0000400 /* DUART Base Address */
258#define DUART1_BA 0xF0000408 /* DUART Base Address */
259#define RTC_BA 0xF0000500 /* RTC Base Address */
260#define VGA_BA 0xF1000000 /* Epson VGA Base Address */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200261#define CONFIG_SYS_NAND_BASE 0xF4000000 /* NAND FLASH Base Address */
stroese13fdf8a2003-09-12 08:55:18 +0000262
Matthias Fuchs9ec367a2008-09-02 11:36:14 +0200263/* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
264/* TWT=16,CSN=1,OEN=1,WBN=1,WBF=1,TH=4,SOR=1 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200265#define CONFIG_SYS_EBC_PB0AP 0x92015480
Matthias Fuchs9ec367a2008-09-02 11:36:14 +0200266/* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200267#define CONFIG_SYS_EBC_PB0CR 0xFFC5A000
stroese13fdf8a2003-09-12 08:55:18 +0000268
Matthias Fuchs9ec367a2008-09-02 11:36:14 +0200269/* Memory Bank 1 (Flash Bank 1, NAND-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200270#define CONFIG_SYS_EBC_PB1AP 0x92015480
Matthias Fuchs9ec367a2008-09-02 11:36:14 +0200271/* BAS=0xF40,BS=1MB,BU=R/W,BW=8bit */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200272#define CONFIG_SYS_EBC_PB1CR 0xF4018000
stroese13fdf8a2003-09-12 08:55:18 +0000273
Matthias Fuchs9ec367a2008-09-02 11:36:14 +0200274/* Memory Bank 2 (8 Bit Peripheral: CAN, UART, RTC) initialization */
275/* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200276#define CONFIG_SYS_EBC_PB2AP 0x010053C0
Matthias Fuchs9ec367a2008-09-02 11:36:14 +0200277/* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200278#define CONFIG_SYS_EBC_PB2CR 0xF0018000
stroese13fdf8a2003-09-12 08:55:18 +0000279
Matthias Fuchs9ec367a2008-09-02 11:36:14 +0200280/* Memory Bank 3 (16 Bit Peripheral: FPGA internal, dig. IO) initialization */
281/* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200282#define CONFIG_SYS_EBC_PB3AP 0x010053C0
Matthias Fuchs9ec367a2008-09-02 11:36:14 +0200283/* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200284#define CONFIG_SYS_EBC_PB3CR 0xF011A000
stroese13fdf8a2003-09-12 08:55:18 +0000285
Matthias Fuchs9ec367a2008-09-02 11:36:14 +0200286/*
stroese13fdf8a2003-09-12 08:55:18 +0000287 * FPGA stuff
288 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200289#define CONFIG_SYS_FPGA_BASE_ADDR 0xF0100100 /* FPGA internal Base Address */
stroese13fdf8a2003-09-12 08:55:18 +0000290
291/* FPGA internal regs */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200292#define CONFIG_SYS_FPGA_CTRL 0x000
stroese13fdf8a2003-09-12 08:55:18 +0000293
294/* FPGA Control Reg */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200295#define CONFIG_SYS_FPGA_CTRL_CF_RESET 0x0001
296#define CONFIG_SYS_FPGA_CTRL_WDI 0x0002
297#define CONFIG_SYS_FPGA_CTRL_PS2_RESET 0x0020
stroese13fdf8a2003-09-12 08:55:18 +0000298
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200299#define CONFIG_SYS_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
300#define CONFIG_SYS_FPGA_MAX_SIZE 128*1024 /* 128kByte is enough for XC2S50E*/
stroese13fdf8a2003-09-12 08:55:18 +0000301
302/* FPGA program pin configuration */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200303#define CONFIG_SYS_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
304#define CONFIG_SYS_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
305#define CONFIG_SYS_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
306#define CONFIG_SYS_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
307#define CONFIG_SYS_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
stroese13fdf8a2003-09-12 08:55:18 +0000308
Matthias Fuchs9ec367a2008-09-02 11:36:14 +0200309/*
stroese13fdf8a2003-09-12 08:55:18 +0000310 * Definitions for initial stack pointer and data area (in data cache)
311 */
312/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200313#define CONFIG_SYS_TEMP_STACK_OCM 1
stroese13fdf8a2003-09-12 08:55:18 +0000314
315/* On Chip Memory location */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200316#define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
317#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
318#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200319#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of used area in RAM */
stroese13fdf8a2003-09-12 08:55:18 +0000320
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200321#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200322#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
stroese13fdf8a2003-09-12 08:55:18 +0000323
Matthias Fuchs9ec367a2008-09-02 11:36:14 +0200324/*
stroese13fdf8a2003-09-12 08:55:18 +0000325 * Definitions for GPIO setup (PPC405EP specific)
326 *
wdenkc837dcb2004-01-20 23:12:12 +0000327 * GPIO0[0] - External Bus Controller BLAST output
328 * GPIO0[1-9] - Instruction trace outputs -> GPIO
stroese13fdf8a2003-09-12 08:55:18 +0000329 * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
330 * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO
331 * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
332 * GPIO0[24-27] - UART0 control signal inputs/outputs
333 * GPIO0[28-29] - UART1 data signal input/output
334 * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs
335 */
Stefan Roeseafabb492010-09-12 06:21:37 +0200336#define CONFIG_SYS_GPIO0_OSRL 0x00000550
337#define CONFIG_SYS_GPIO0_OSRH 0x00000110
338#define CONFIG_SYS_GPIO0_ISR1L 0x00000000
339#define CONFIG_SYS_GPIO0_ISR1H 0x15555445
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200340#define CONFIG_SYS_GPIO0_TSRL 0x00000000
Stefan Roeseafabb492010-09-12 06:21:37 +0200341#define CONFIG_SYS_GPIO0_TSRH 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200342#define CONFIG_SYS_GPIO0_TCR 0x77FE0014
stroese13fdf8a2003-09-12 08:55:18 +0000343
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200344#define CONFIG_SYS_DUART_RST (0x80000000 >> 14)
345#define CONFIG_SYS_EEPROM_WP (0x80000000 >> 0)
stroese13fdf8a2003-09-12 08:55:18 +0000346
347/*
Matthias Fuchs9ec367a2008-09-02 11:36:14 +0200348 * Default speed selection (cpu_plb_opb_ebc) in MHz.
stroese13fdf8a2003-09-12 08:55:18 +0000349 * This value will be set if iic boot eprom is disabled.
350 */
Matthias Fuchs17e65c22008-09-02 11:35:56 +0200351#if 1
wdenkc837dcb2004-01-20 23:12:12 +0000352#define PLLMR0_DEFAULT PLLMR0_266_133_66_33
353#define PLLMR1_DEFAULT PLLMR1_266_133_66_33
stroese13fdf8a2003-09-12 08:55:18 +0000354#endif
355#if 0
wdenkc837dcb2004-01-20 23:12:12 +0000356#define PLLMR0_DEFAULT PLLMR0_200_100_50_33
357#define PLLMR1_DEFAULT PLLMR1_200_100_50_33
stroese13fdf8a2003-09-12 08:55:18 +0000358#endif
Matthias Fuchs17e65c22008-09-02 11:35:56 +0200359#if 0
wdenkc837dcb2004-01-20 23:12:12 +0000360#define PLLMR0_DEFAULT PLLMR0_133_66_66_33
361#define PLLMR1_DEFAULT PLLMR1_133_66_66_33
stroese13fdf8a2003-09-12 08:55:18 +0000362#endif
363
Matthias Fuchs17e65c22008-09-02 11:35:56 +0200364/*
365 * PCI OHCI controller
366 */
367#define CONFIG_USB_OHCI_NEW 1
368#define CONFIG_PCI_OHCI 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200369#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
370#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
371#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
Matthias Fuchs17e65c22008-09-02 11:35:56 +0200372
Matthias Fuchs985edac2009-10-27 12:19:11 +0100373/*
374 * UBI
375 */
Matthias Fuchs985edac2009-10-27 12:19:11 +0100376#define CONFIG_RBTREE
377#define CONFIG_MTD_DEVICE
378#define CONFIG_MTD_PARTITIONS
379#define CONFIG_CMD_MTDPARTS
380#define CONFIG_LZO
381
stroese13fdf8a2003-09-12 08:55:18 +0000382#endif /* __CONFIG_H */