blob: 58d3d995fac7c315d9103f8393d2491434dcd3eb [file] [log] [blame]
Jon Loeliger9553df82007-10-16 15:26:51 -05001/*
2 * Copyright 2007 Freescale Semiconductor, Inc.
3 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * Version 2 as published by the Free Software Foundation.
7 */
8
9/*
10 * MPC8610HPCD board configuration file
Jon Loeliger9553df82007-10-16 15:26:51 -050011 */
12
13#ifndef __CONFIG_H
14#define __CONFIG_H
15
16/* High Level Configuration Options */
17#define CONFIG_MPC86xx 1 /* MPC86xx */
18#define CONFIG_MPC8610 1 /* MPC8610 specific */
19#define CONFIG_MPC8610HPCD 1 /* MPC8610HPCD board specific */
Jon Loeliger9553df82007-10-16 15:26:51 -050020#define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
21
York Suna8778802007-10-29 13:58:39 -050022#define CONFIG_FSL_DIU_FB 1 /* FSL DIU */
York Sun070ba562007-10-31 14:59:04 -050023
24/* video */
Jon Loeligercb06eb92008-02-20 12:24:11 -060025#undef CONFIG_VIDEO
York Sun070ba562007-10-31 14:59:04 -050026
Timur Tabie69e5202010-08-31 19:56:43 -050027#ifdef CONFIG_VIDEO
28#define CONFIG_CMD_BMP
York Sun070ba562007-10-31 14:59:04 -050029#define CONFIG_CFB_CONSOLE
30#define CONFIG_VGA_AS_SINGLE_DEVICE
Timur Tabie69e5202010-08-31 19:56:43 -050031#define CONFIG_VIDEO_LOGO
32#define CONFIG_VIDEO_BMP_LOGO
York Sun070ba562007-10-31 14:59:04 -050033#endif
34
Jon Loeliger9553df82007-10-16 15:26:51 -050035#ifdef RUN_DIAG
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020036#define CONFIG_SYS_DIAG_ADDR 0xff800000
Jon Loeliger9553df82007-10-16 15:26:51 -050037#endif
38
Becky Bruce1266df82008-11-03 15:44:01 -060039/*
40 * virtual address to be used for temporary mappings. There
41 * should be 128k free at this VA.
42 */
43#define CONFIG_SYS_SCRATCH_VA 0xc0000000
44
Jon Loeliger9553df82007-10-16 15:26:51 -050045#define CONFIG_PCI 1 /* Enable PCI/PCIE*/
46#define CONFIG_PCI1 1 /* PCI controler 1 */
47#define CONFIG_PCIE1 1 /* PCIe 1 connected to ULI bridge */
48#define CONFIG_PCIE2 1 /* PCIe 2 connected to slot */
49#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Kumar Gala8ba93f62008-10-21 18:06:15 -050050#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Becky Bruce031976f2008-01-23 16:31:02 -060051#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
Jon Loeliger9553df82007-10-16 15:26:51 -050052
53#define CONFIG_ENV_OVERWRITE
Jon Loeliger9553df82007-10-16 15:26:51 -050054#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
55
Becky Bruce31d82672008-05-08 19:02:12 -050056#define CONFIG_HIGH_BATS 1 /* High BATs supported & enabled */
Jon Loeliger9553df82007-10-16 15:26:51 -050057#define CONFIG_ALTIVEC 1
58
59/*
60 * L2CR setup -- make sure this is right for your board!
61 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020062#define CONFIG_SYS_L2
Jon Loeliger9553df82007-10-16 15:26:51 -050063#define L2_INIT 0
York Suna8778802007-10-29 13:58:39 -050064#define L2_ENABLE (L2CR_L2E |0x00100000 )
Jon Loeliger9553df82007-10-16 15:26:51 -050065
66#ifndef CONFIG_SYS_CLK_FREQ
67#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
68#endif
69
70#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
York Suna8778802007-10-29 13:58:39 -050071#define CONFIG_MISC_INIT_R 1
Jon Loeliger9553df82007-10-16 15:26:51 -050072
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020073#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
74#define CONFIG_SYS_MEMTEST_END 0x00400000
Jon Loeliger9553df82007-10-16 15:26:51 -050075
76/*
77 * Base addresses -- Note these are effective addresses where the
78 * actual resources get mapped (not physical addresses)
79 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020080#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
81#define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
82#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
Jon Loeliger9553df82007-10-16 15:26:51 -050083
Jon Loeligerf6987382008-11-20 14:02:56 -060084#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
85#define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0x0
Kumar Galaad19e7a2009-08-05 07:59:35 -050086#define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR_PHYS_LOW
Jon Loeligerf6987382008-11-20 14:02:56 -060087
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020088#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR+0x2c000)
Jon Loeliger9553df82007-10-16 15:26:51 -050089
Jon Loeliger39aa1a72008-08-26 15:01:36 -050090/* DDR Setup */
91#define CONFIG_FSL_DDR2
92#undef CONFIG_FSL_DDR_INTERACTIVE
93#define CONFIG_SPD_EEPROM /* Use SPD for DDR */
94#define CONFIG_DDR_SPD
95
96#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
97#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
98
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020099#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
100#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Becky Bruce1266df82008-11-03 15:44:01 -0600101#define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */
Jon Loeliger9553df82007-10-16 15:26:51 -0500102#define CONFIG_VERY_BIG_RAM
103
Jon Loeliger39aa1a72008-08-26 15:01:36 -0500104#define CONFIG_NUM_DDR_CONTROLLERS 1
105#define CONFIG_DIMM_SLOTS_PER_CTLR 1
106#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Jon Loeliger9553df82007-10-16 15:26:51 -0500107
Jon Loeliger39aa1a72008-08-26 15:01:36 -0500108#define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */
109
110/* These are used when DDR doesn't use SPD. */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200111#define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
Jon Loeliger9553df82007-10-16 15:26:51 -0500112
113#if 0 /* TODO */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200114#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F
115#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010202 /* Enable, no interleaving */
116#define CONFIG_SYS_DDR_TIMING_3 0x00000000
117#define CONFIG_SYS_DDR_TIMING_0 0x00260802
118#define CONFIG_SYS_DDR_TIMING_1 0x3935d322
119#define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
120#define CONFIG_SYS_DDR_MODE_1 0x00480432
121#define CONFIG_SYS_DDR_MODE_2 0x00000000
122#define CONFIG_SYS_DDR_INTERVAL 0x06180100
123#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
124#define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
125#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
126#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
127#define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */
128#define CONFIG_SYS_DDR_CONTROL2 0x04400010
Jon Loeliger9553df82007-10-16 15:26:51 -0500129
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200130#define CONFIG_SYS_DDR_ERR_INT_EN 0x00000000
131#define CONFIG_SYS_DDR_ERR_DIS 0x00000000
132#define CONFIG_SYS_DDR_SBE 0x000f0000
Jon Loeliger39aa1a72008-08-26 15:01:36 -0500133
Jon Loeliger9553df82007-10-16 15:26:51 -0500134#endif
Jon Loeliger39aa1a72008-08-26 15:01:36 -0500135
Jon Loeliger9553df82007-10-16 15:26:51 -0500136
Jon Loeligerad8f8682008-01-15 13:42:41 -0600137#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200138#define CONFIG_SYS_I2C_EEPROM_NXID
Jean-Christophe PLAGNIOL-VILLARD32628c52008-08-30 23:54:58 +0200139#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200140#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
141#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
Jon Loeliger9553df82007-10-16 15:26:51 -0500142
143
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200144#define CONFIG_SYS_FLASH_BASE 0xf0000000 /* start of FLASH 128M */
145#define CONFIG_SYS_FLASH_BASE2 0xf8000000
Jon Loeliger9553df82007-10-16 15:26:51 -0500146
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200147#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE2}
Jon Loeliger9553df82007-10-16 15:26:51 -0500148
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200149#define CONFIG_SYS_BR0_PRELIM 0xf8001001 /* port size 16bit */
150#define CONFIG_SYS_OR0_PRELIM 0xf8006e65 /* 128MB NOR Flash*/
Jon Loeliger9553df82007-10-16 15:26:51 -0500151
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200152#define CONFIG_SYS_BR1_PRELIM 0xf0001001 /* port size 16bit */
153#define CONFIG_SYS_OR1_PRELIM 0xf8006e65 /* 128MB Promjet */
Jon Loeliger9553df82007-10-16 15:26:51 -0500154#if 0 /* TODO */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200155#define CONFIG_SYS_BR2_PRELIM 0xf0000000
156#define CONFIG_SYS_OR2_PRELIM 0xf0000000 /* 256MB NAND Flash - bank 1 */
Jon Loeliger9553df82007-10-16 15:26:51 -0500157#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200158#define CONFIG_SYS_BR3_PRELIM 0xe8000801 /* port size 8bit */
159#define CONFIG_SYS_OR3_PRELIM 0xfff06ff7 /* 1MB PIXIS area*/
Jon Loeliger9553df82007-10-16 15:26:51 -0500160
161
Jason Jin761421c2007-10-29 19:26:21 +0800162#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
Jon Loeliger9553df82007-10-16 15:26:51 -0500163#define PIXIS_BASE 0xe8000000 /* PIXIS registers */
164#define PIXIS_ID 0x0 /* Board ID at offset 0 */
165#define PIXIS_VER 0x1 /* Board version at offset 1 */
166#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
167#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
168#define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch */
169#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
York Suna8778802007-10-29 13:58:39 -0500170#define PIXIS_BRDCFG0 0x8 /* PIXIS Board Configuration Register0*/
Jon Loeliger9553df82007-10-16 15:26:51 -0500171#define PIXIS_VCTL 0x10 /* VELA Control Register */
172#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
173#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
174#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
175#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
176#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
177#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
178#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Timur Tabi2feb4af2010-03-31 17:44:13 -0500179#define CONFIG_SYS_PIXIS_VBOOT_MASK 0xC0 /* Reset altbank mask */
Jon Loeliger9553df82007-10-16 15:26:51 -0500180
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200181#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
182#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
Jon Loeliger9553df82007-10-16 15:26:51 -0500183
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200184#undef CONFIG_SYS_FLASH_CHECKSUM
185#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
186#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
187#define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
Becky Brucebf9a8c32008-11-05 14:55:35 -0600188#define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */
Jon Loeliger9553df82007-10-16 15:26:51 -0500189
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200190#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200191#define CONFIG_SYS_FLASH_CFI
192#define CONFIG_SYS_FLASH_EMPTY_INFO
Jon Loeliger9553df82007-10-16 15:26:51 -0500193
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200194#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
195#define CONFIG_SYS_RAMBOOT
Jon Loeliger9553df82007-10-16 15:26:51 -0500196#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200197#undef CONFIG_SYS_RAMBOOT
Jon Loeliger9553df82007-10-16 15:26:51 -0500198#endif
199
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200200#if defined(CONFIG_SYS_RAMBOOT)
Jon Loeliger9553df82007-10-16 15:26:51 -0500201#undef CONFIG_SPD_EEPROM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200202#define CONFIG_SYS_SDRAM_SIZE 256
Jon Loeliger9553df82007-10-16 15:26:51 -0500203#endif
204
205#undef CONFIG_CLOCKS_IN_MHZ
206
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200207#define CONFIG_SYS_INIT_RAM_LOCK 1
208#ifndef CONFIG_SYS_INIT_RAM_LOCK
209#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Jon Loeliger9553df82007-10-16 15:26:51 -0500210#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200211#define CONFIG_SYS_INIT_RAM_ADDR 0xe4000000 /* Initial RAM address */
Jon Loeliger9553df82007-10-16 15:26:51 -0500212#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200213#define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in RAM */
Jon Loeliger9553df82007-10-16 15:26:51 -0500214
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200215#define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
216#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
217#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Jon Loeliger9553df82007-10-16 15:26:51 -0500218
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200219#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 KB for Mon */
220#define CONFIG_SYS_MALLOC_LEN (6 * 1024 * 1024) /* Reserved for malloc */
Jon Loeliger9553df82007-10-16 15:26:51 -0500221
222/* Serial Port */
223#define CONFIG_CONS_INDEX 1
224#undef CONFIG_SERIAL_SOFTWARE_FIFO
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200225#define CONFIG_SYS_NS16550
226#define CONFIG_SYS_NS16550_SERIAL
227#define CONFIG_SYS_NS16550_REG_SIZE 1
228#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeliger9553df82007-10-16 15:26:51 -0500229
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200230#define CONFIG_SYS_BAUDRATE_TABLE \
Jon Loeliger9553df82007-10-16 15:26:51 -0500231 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
232
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200233#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
234#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Jon Loeliger9553df82007-10-16 15:26:51 -0500235
236/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200237#define CONFIG_SYS_HUSH_PARSER
238#ifdef CONFIG_SYS_HUSH_PARSER
239#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Jon Loeliger9553df82007-10-16 15:26:51 -0500240#endif
241
242/*
243 * Pass open firmware flat tree to kernel
244 */
Jon Loeliger1df170f2008-01-04 12:07:27 -0600245#define CONFIG_OF_LIBFDT 1
246#define CONFIG_OF_BOARD_SETUP 1
247#define CONFIG_OF_STDOUT_VIA_ALIAS 1
248
Jon Loeliger9553df82007-10-16 15:26:51 -0500249
250/* maximum size of the flat tree (8K) */
251#define OF_FLAT_TREE_MAX_SIZE 8192
252
Jon Loeliger9553df82007-10-16 15:26:51 -0500253/*
254 * I2C
255 */
256#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
257#define CONFIG_HARD_I2C /* I2C with hardware support*/
258#undef CONFIG_SOFT_I2C /* I2C bit-banged */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200259#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
260#define CONFIG_SYS_I2C_SLAVE 0x7F
261#define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */
262#define CONFIG_SYS_I2C_OFFSET 0x3000
Jon Loeliger9553df82007-10-16 15:26:51 -0500263
264/*
265 * General PCI
266 * Addresses are mapped 1-1.
267 */
Becky Bruce3e3fffe2008-12-03 22:36:44 -0600268#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
269#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BUS
270#define CONFIG_SYS_PCI1_MEM_VIRT CONFIG_SYS_PCI1_MEM_BUS
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200271#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
Becky Bruce3e3fffe2008-12-03 22:36:44 -0600272#define CONFIG_SYS_PCI1_IO_BUS 0x0000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200273#define CONFIG_SYS_PCI1_IO_PHYS 0xe1000000
Becky Bruce3e3fffe2008-12-03 22:36:44 -0600274#define CONFIG_SYS_PCI1_IO_VIRT 0xe1000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200275#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
Jon Loeliger9553df82007-10-16 15:26:51 -0500276
Jon Loeliger9553df82007-10-16 15:26:51 -0500277/* controller 1, Base address 0xa000 */
Becky Bruce3e3fffe2008-12-03 22:36:44 -0600278#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
279#define CONFIG_SYS_PCIE1_MEM_PHYS CONFIG_SYS_PCIE1_MEM_BUS
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200280#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
Becky Bruce3e3fffe2008-12-03 22:36:44 -0600281#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200282#define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000
283#define CONFIG_SYS_PCIE1_IO_SIZE 0x00100000 /* 1M */
Jon Loeliger9553df82007-10-16 15:26:51 -0500284
285/* controller 2, Base Address 0x9000 */
Becky Bruce3e3fffe2008-12-03 22:36:44 -0600286#define CONFIG_SYS_PCIE2_MEM_BUS 0x90000000
287#define CONFIG_SYS_PCIE2_MEM_PHYS CONFIG_SYS_PCIE2_MEM_BUS
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200288#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
Becky Bruce3e3fffe2008-12-03 22:36:44 -0600289#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 /* reuse mem LAW */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200290#define CONFIG_SYS_PCIE2_IO_PHYS 0xe2000000
291#define CONFIG_SYS_PCIE2_IO_SIZE 0x00100000 /* 1M */
Jon Loeliger9553df82007-10-16 15:26:51 -0500292
293
294#if defined(CONFIG_PCI)
295
296#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
297
298#define CONFIG_NET_MULTI
Roy Zang1d8a49e2007-09-13 18:52:28 +0800299#define CONFIG_CMD_NET
Jon Loeliger9553df82007-10-16 15:26:51 -0500300#define CONFIG_PCI_PNP /* do pci plug-and-play */
Becky Bruce4f93f8b2008-01-23 16:31:06 -0600301#define CONFIG_CMD_REGINFO
Jon Loeliger9553df82007-10-16 15:26:51 -0500302
Roy Zang7c2221e2008-01-15 16:38:38 +0800303#define CONFIG_ULI526X
304#ifdef CONFIG_ULI526X
Roy Zang1d8a49e2007-09-13 18:52:28 +0800305#define CONFIG_ETHADDR 00:E0:0C:00:00:01
306#endif
Jon Loeliger9553df82007-10-16 15:26:51 -0500307
Jon Loeliger9553df82007-10-16 15:26:51 -0500308/************************************************************
309 * USB support
310 ************************************************************/
York Sun070ba562007-10-31 14:59:04 -0500311#define CONFIG_PCI_OHCI 1
312#define CONFIG_USB_OHCI_NEW 1
Jon Loeliger9553df82007-10-16 15:26:51 -0500313#define CONFIG_USB_KEYBOARD 1
Jean-Christophe PLAGNIOL-VILLARD52cb4d42009-05-16 12:14:54 +0200314#define CONFIG_SYS_STDIO_DEREGISTER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200315#define CONFIG_SYS_USB_EVENT_POLL 1
316#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
317#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
318#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
Jon Loeliger9553df82007-10-16 15:26:51 -0500319
320#if !defined(CONFIG_PCI_PNP)
321#define PCI_ENET0_IOADDR 0xe0000000
322#define PCI_ENET0_MEMADDR 0xe0000000
323#define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
324#endif
325
326#define CONFIG_DOS_PARTITION
327#define CONFIG_SCSI_AHCI
328
329#ifdef CONFIG_SCSI_AHCI
330#define CONFIG_SATA_ULI5288
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200331#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
332#define CONFIG_SYS_SCSI_MAX_LUN 1
333#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
334#define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
Jon Loeliger9553df82007-10-16 15:26:51 -0500335#endif
336
337#endif /* CONFIG_PCI */
338
339/*
340 * BAT0 2G Cacheable, non-guarded
341 * 0x0000_0000 2G DDR
342 */
Timur Tabi9ff32d82010-03-29 12:51:07 -0500343#define CONFIG_SYS_DBAT0L (BATL_PP_RW)
344#define CONFIG_SYS_IBAT0L (BATL_PP_RW)
Jon Loeliger9553df82007-10-16 15:26:51 -0500345
346/*
347 * BAT1 1G Cache-inhibited, guarded
348 * 0x8000_0000 256M PCI-1 Memory
349 * 0xa000_0000 256M PCI-Express 1 Memory
350 * 0x9000_0000 256M PCI-Express 2 Memory
351 */
352
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200353#define CONFIG_SYS_DBAT1L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
Jon Loeliger9553df82007-10-16 15:26:51 -0500354 | BATL_GUARDEDSTORAGE)
Becky Bruce3e3fffe2008-12-03 22:36:44 -0600355#define CONFIG_SYS_DBAT1U (CONFIG_SYS_PCI1_MEM_VIRT | BATU_BL_1G | BATU_VS | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200356#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
357#define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U
Jon Loeliger9553df82007-10-16 15:26:51 -0500358
359/*
Jason Jinf3bceaa2007-10-26 18:31:59 +0800360 * BAT2 16M Cache-inhibited, guarded
Jon Loeliger9553df82007-10-16 15:26:51 -0500361 * 0xe100_0000 1M PCI-1 I/O
Jon Loeliger9553df82007-10-16 15:26:51 -0500362 */
363
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200364#define CONFIG_SYS_DBAT2L (CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
Jon Loeliger9553df82007-10-16 15:26:51 -0500365 | BATL_GUARDEDSTORAGE)
Becky Bruce3e3fffe2008-12-03 22:36:44 -0600366#define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCI1_IO_VIRT | BATU_BL_16M | BATU_VS | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200367#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
368#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
Jon Loeliger9553df82007-10-16 15:26:51 -0500369
370/*
Becky Bruce104992f2008-11-02 18:19:32 -0600371 * BAT3 4M Cache-inhibited, guarded
372 * 0xe000_0000 4M CCSR
373 */
374
375#define CONFIG_SYS_DBAT3L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT \
376 | BATL_GUARDEDSTORAGE)
377#define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS | BATU_VP)
378#define CONFIG_SYS_IBAT3L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT)
379#define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U
380
Jon Loeligerf6987382008-11-20 14:02:56 -0600381#if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
382#define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
383 | BATL_PP_RW | BATL_CACHEINHIBIT \
384 | BATL_GUARDEDSTORAGE)
385#define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
386 | BATU_BL_1M | BATU_VS | BATU_VP)
387#define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
388 | BATL_PP_RW | BATL_CACHEINHIBIT)
389#define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
390#endif
391
Becky Bruce104992f2008-11-02 18:19:32 -0600392/*
393 * BAT4 32M Cache-inhibited, guarded
Jason Jinf3bceaa2007-10-26 18:31:59 +0800394 * 0xe200_0000 1M PCI-Express 2 I/O
Jon Loeliger9553df82007-10-16 15:26:51 -0500395 * 0xe300_0000 1M PCI-Express 1 I/O
Jon Loeliger9553df82007-10-16 15:26:51 -0500396 */
397
Becky Bruce104992f2008-11-02 18:19:32 -0600398#define CONFIG_SYS_DBAT4L (CONFIG_SYS_PCIE2_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
Jon Loeliger9553df82007-10-16 15:26:51 -0500399 | BATL_GUARDEDSTORAGE)
Becky Bruce104992f2008-11-02 18:19:32 -0600400#define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE2_IO_PHYS | BATU_BL_32M | BATU_VS | BATU_VP)
401#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCIE2_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200402#define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U
Jon Loeliger9553df82007-10-16 15:26:51 -0500403
Becky Bruce104992f2008-11-02 18:19:32 -0600404
Jon Loeliger9553df82007-10-16 15:26:51 -0500405/*
406 * BAT5 128K Cacheable, non-guarded
407 * 0xe400_0000 128K Init RAM for stack in the CPU DCache (no backing memory)
408 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200409#define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
410#define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
411#define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L
412#define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U
Jon Loeliger9553df82007-10-16 15:26:51 -0500413
414/*
415 * BAT6 256M Cache-inhibited, guarded
416 * 0xf000_0000 256M FLASH
417 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200418#define CONFIG_SYS_DBAT6L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | BATL_CACHEINHIBIT \
Jon Loeliger9553df82007-10-16 15:26:51 -0500419 | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200420#define CONFIG_SYS_DBAT6U (CONFIG_SYS_FLASH_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
421#define CONFIG_SYS_IBAT6L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | BATL_MEMCOHERENCE)
422#define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U
Jon Loeliger9553df82007-10-16 15:26:51 -0500423
Becky Brucebf9a8c32008-11-05 14:55:35 -0600424/* Map the last 1M of flash where we're running from reset */
425#define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
426 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
427#define CONFIG_SYS_DBAT6U_EARLY (TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
428#define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
429 | BATL_MEMCOHERENCE)
430#define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY
431
Jon Loeliger9553df82007-10-16 15:26:51 -0500432/*
433 * BAT7 4M Cache-inhibited, guarded
434 * 0xe800_0000 4M PIXIS
435 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200436#define CONFIG_SYS_DBAT7L (PIXIS_BASE | BATL_PP_RW | BATL_CACHEINHIBIT \
Jon Loeliger9553df82007-10-16 15:26:51 -0500437 | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200438#define CONFIG_SYS_DBAT7U (PIXIS_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
439#define CONFIG_SYS_IBAT7L (PIXIS_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
440#define CONFIG_SYS_IBAT7U CONFIG_SYS_DBAT7U
Jon Loeliger9553df82007-10-16 15:26:51 -0500441
442
443/*
444 * Environment
445 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200446#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200447#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200448#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200449#define CONFIG_ENV_SECT_SIZE 0x20000 /* 126k (one sector) for env */
450#define CONFIG_ENV_SIZE 0x2000
Jon Loeliger9553df82007-10-16 15:26:51 -0500451#else
Jean-Christophe PLAGNIOL-VILLARD93f6d722008-09-10 22:48:00 +0200452#define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200453#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200454#define CONFIG_ENV_SIZE 0x2000
Jon Loeliger9553df82007-10-16 15:26:51 -0500455#endif
456
457#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200458#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Jon Loeliger9553df82007-10-16 15:26:51 -0500459
460
461/*
462 * BOOTP options
463 */
464#define CONFIG_BOOTP_BOOTFILESIZE
465#define CONFIG_BOOTP_BOOTPATH
466#define CONFIG_BOOTP_GATEWAY
467#define CONFIG_BOOTP_HOSTNAME
468
469
470/*
471 * Command line configuration.
472 */
473#include <config_cmd_default.h>
474
475#define CONFIG_CMD_PING
476#define CONFIG_CMD_I2C
477#define CONFIG_CMD_MII
478
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200479#if defined(CONFIG_SYS_RAMBOOT)
Mike Frysingerbdab39d2009-01-28 19:08:14 -0500480#undef CONFIG_CMD_SAVEENV
Jon Loeliger9553df82007-10-16 15:26:51 -0500481#endif
482
483#if defined(CONFIG_PCI)
484#define CONFIG_CMD_PCI
485#define CONFIG_CMD_SCSI
486#define CONFIG_CMD_EXT2
York Sun070ba562007-10-31 14:59:04 -0500487#define CONFIG_CMD_USB
Jon Loeliger9553df82007-10-16 15:26:51 -0500488#endif
489
490
Jason Jin3473ab72008-05-13 11:50:36 +0800491#define CONFIG_WATCHDOG /* watchdog enabled */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200492#define CONFIG_SYS_WATCHDOG_FREQ 5000 /* Feed interval, 5s */
Jon Loeliger9553df82007-10-16 15:26:51 -0500493
York Suna8778802007-10-29 13:58:39 -0500494/*DIU Configuration*/
495#define DIU_CONNECT_TO_DVI /* DIU controller connects to DVI encoder*/
496
Jon Loeliger9553df82007-10-16 15:26:51 -0500497/*
498 * Miscellaneous configurable options
499 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200500#define CONFIG_SYS_LONGHELP /* undef to save memory */
Timur Tabi6bee7642008-01-16 15:48:12 -0600501#define CONFIG_CMDLINE_EDITING /* Command-line editing */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200502#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
503#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeliger9553df82007-10-16 15:26:51 -0500504
505#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200506#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Jon Loeliger9553df82007-10-16 15:26:51 -0500507#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200508#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Jon Loeliger9553df82007-10-16 15:26:51 -0500509#endif
510
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200511#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
512#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
513#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
514#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
Jon Loeliger9553df82007-10-16 15:26:51 -0500515
516/*
517 * For booting Linux, the board info and command line data
518 * have to be in the first 8 MB of memory, since this is
519 * the maximum mapped by the Linux kernel during initialization.
520 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200521#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
Jon Loeliger9553df82007-10-16 15:26:51 -0500522
Jon Loeliger9553df82007-10-16 15:26:51 -0500523/*
524 * Internal Definitions
525 *
526 * Boot Flags
527 */
528#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
529#define BOOTFLAG_WARM 0x02 /* Software reboot */
530
531#if defined(CONFIG_CMD_KGDB)
532#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
533#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
534#endif
535
536/*
537 * Environment Configuration
538 */
539#define CONFIG_IPADDR 192.168.1.100
540
541#define CONFIG_HOSTNAME unknown
542#define CONFIG_ROOTPATH /opt/nfsroot
543#define CONFIG_BOOTFILE uImage
544#define CONFIG_UBOOTPATH 8610hpcd/u-boot.bin
545
546#define CONFIG_SERVERIP 192.168.1.1
547#define CONFIG_GATEWAYIP 192.168.1.1
548#define CONFIG_NETMASK 255.255.255.0
549
550/* default location for tftp and bootm */
551#define CONFIG_LOADADDR 1000000
552
553#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
554#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
555
556#define CONFIG_BAUDRATE 115200
557
558#if defined(CONFIG_PCI1)
559#define PCI_ENV \
560 "pcireg=md ${a}000 3; echo o;md ${a}c00 25; echo i; md ${a}da0 15;" \
561 "echo e;md ${a}e00 9\0" \
562 "pci1regs=setenv a e0008; run pcireg\0" \
563 "pcierr=md ${a}e00 8; pci d.b $b.0 7 1; pci d.w $b.0 1e 1;" \
564 "pci d.w $b.0 56 1\0" \
565 "pcierrc=mw ${a}e00 ffffffff; pci w.b $b.0 7 ff; pci w.w $b.0 1e ffff;" \
566 "pci w.w $b.0 56 ffff\0" \
567 "pci1err=setenv a e0008; run pcierr\0" \
568 "pci1errc=setenv a e0008; run pcierrc\0"
569#else
570#define PCI_ENV ""
571#endif
572
573#if defined(CONFIG_PCIE1) || defined(CONFIG_PCIE2)
574#define PCIE_ENV \
575 "pciereg=md ${a}000 6; md ${a}020 4; md ${a}bf8 2; echo o;md ${a}c00 25;" \
576 "echo i; md ${a}da0 15; echo e;md ${a}e00 e; echo d; md ${a}f00 c\0" \
577 "pcie1regs=setenv a e000a; run pciereg\0" \
578 "pcie2regs=setenv a e0009; run pciereg\0" \
579 "pcieerr=md ${a}020 1; md ${a}e00; pci d.b $b.0 7 1; pci d.w $b.0 1e 1;"\
580 "pci d.w $b.0 56 1; pci d $b.0 104 1; pci d $b.0 110 1;" \
581 "pci d $b.0 130 1\0" \
582 "pcieerrc=mw ${a}020 ffffffff; mw ${a}e00 ffffffff; pci w.b $b.0 7 ff;"\
583 "pci w.w $b.0 1e ffff; pci w.w $b.0 56 ffff; pci w $b.0 104 ffffffff;" \
584 "pci w $b.0 110 ffffffff; pci w $b.0 130 ffffffff\0" \
585 "pciecfg=pci d $b.0 0 20; pci d $b.0 100 e; pci d $b.0 400 69\0" \
586 "pcie1err=setenv a e000a; run pcieerr\0" \
587 "pcie2err=setenv a e0009; run pcieerr\0" \
588 "pcie1errc=setenv a e000a; run pcieerrc\0" \
589 "pcie2errc=setenv a e0009; run pcieerrc\0"
590#else
591#define PCIE_ENV ""
592#endif
593
594#define DMA_ENV \
595 "dma0=mw ${d}104 ffffffff;mw ${d}110 50000;mw ${d}114 $sad0;mw ${d}118 50000;"\
596 "mw ${d}120 $bc0;mw ${d}100 f03c404; mw ${d}11c $dad0; md ${d}100 9\0" \
597 "dma1=mw ${d}184 ffffffff;mw ${d}190 50000;mw ${d}194 $sad1;mw ${d}198 50000;"\
598 "mw ${d}1a0 $bc1;mw ${d}180 f03c404; mw ${d}19c $dad1; md ${d}180 9\0" \
599 "dma2=mw ${d}204 ffffffff;mw ${d}210 50000;mw ${d}214 $sad2;mw ${d}218 50000;"\
600 "mw ${d}220 $bc2;mw ${d}200 f03c404; mw ${d}21c $dad2; md ${d}200 9\0" \
601 "dma3=mw ${d}284 ffffffff;mw ${d}290 50000;mw ${d}294 $sad3;mw ${d}298 50000;"\
602 "mw ${d}2a0 $bc3;mw ${d}280 f03c404; mw ${d}29c $dad3; md ${d}280 9\0"
603
York Sun18153382007-10-29 13:57:53 -0500604#ifdef ENV_DEBUG
Jon Loeliger9553df82007-10-16 15:26:51 -0500605#define CONFIG_EXTRA_ENV_SETTINGS \
606 "netdev=eth0\0" \
607 "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
608 "tftpflash=tftpboot $loadaddr $uboot; " \
609 "protect off " MK_STR(TEXT_BASE) " +$filesize; " \
610 "erase " MK_STR(TEXT_BASE) " +$filesize; " \
611 "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \
612 "protect on " MK_STR(TEXT_BASE) " +$filesize; " \
613 "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \
614 "consoledev=ttyS0\0" \
615 "ramdiskaddr=2000000\0" \
616 "ramdiskfile=8610hpcd/ramdisk.uboot\0" \
Jon Loeliger1df170f2008-01-04 12:07:27 -0600617 "fdtaddr=c00000\0" \
618 "fdtfile=8610hpcd/mpc8610_hpcd.dtb\0" \
Jon Loeliger9553df82007-10-16 15:26:51 -0500619 "bdev=sda3\0" \
620 "en-wd=mw.b f8100010 0x08; echo -expect:- 08; md.b f8100010 1\0" \
621 "dis-wd=mw.b f8100010 0x00; echo -expect:- 00; md.b f8100010 1\0" \
622 "maxcpus=1" \
623 "eoi=mw e00400b0 0\0" \
624 "iack=md e00400a0 1\0" \
625 "ddrreg=md ${a}000 8; md ${a}080 8;md ${a}100 d; md ${a}140 4;" \
626 "md ${a}bf0 4; md ${a}e00 3; md ${a}e20 3; md ${a}e40 7;" \
627 "md ${a}f00 5\0" \
628 "ddr1regs=setenv a e0002; run ddrreg\0" \
629 "gureg=md ${a}000 2c; md ${a}0b0 1; md ${a}0c0 1; md ${a}800 1;" \
630 "md ${a}900 6; md ${a}a00 1; md ${a}b20 3; md ${a}e00 1;" \
631 "md ${a}e60 1; md ${a}ef0 1d\0" \
632 "guregs=setenv a e00e0; run gureg\0" \
633 "mcmreg=md ${a}000 1b; md ${a}bf8 2; md ${a}e00 5\0" \
634 "mcmregs=setenv a e0001; run mcmreg\0" \
635 "diuregs=md e002c000 1d\0" \
636 "dium=mw e002c01c\0" \
637 "diuerr=md e002c014 1\0" \
York Suna8778802007-10-29 13:58:39 -0500638 "othbootargs=diufb=15M video=fslfb:1280x1024-32@60,monitor=0 debug\0" \
639 "monitor=0-DVI\0" \
Jon Loeliger9553df82007-10-16 15:26:51 -0500640 "pmregs=md e00e1000 2b\0" \
641 "lawregs=md e0000c08 4b\0" \
642 "lbcregs=md e0005000 36\0" \
643 "dma0regs=md e0021100 12\0" \
644 "dma1regs=md e0021180 12\0" \
645 "dma2regs=md e0021200 12\0" \
646 "dma3regs=md e0021280 12\0" \
647 PCI_ENV \
648 PCIE_ENV \
649 DMA_ENV
York Sun18153382007-10-29 13:57:53 -0500650#else
651#define CONFIG_EXTRA_ENV_SETTINGS \
652 "netdev=eth0\0" \
653 "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
654 "consoledev=ttyS0\0" \
655 "ramdiskaddr=2000000\0" \
656 "ramdiskfile=8610hpcd/ramdisk.uboot\0" \
Jon Loeliger1df170f2008-01-04 12:07:27 -0600657 "fdtaddr=c00000\0" \
658 "fdtfile=8610hpcd/mpc8610_hpcd.dtb\0" \
York Suna8778802007-10-29 13:58:39 -0500659 "bdev=sda3\0" \
660 "othbootargs=diufb=15M video=fslfb:1280x1024-32@60,monitor=0\0"\
661 "monitor=0-DVI\0"
York Sun18153382007-10-29 13:57:53 -0500662#endif
Jon Loeliger9553df82007-10-16 15:26:51 -0500663
664#define CONFIG_NFSBOOTCOMMAND \
665 "setenv bootargs root=/dev/nfs rw " \
666 "nfsroot=$serverip:$rootpath " \
667 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
668 "console=$consoledev,$baudrate $othbootargs;" \
669 "tftp $loadaddr $bootfile;" \
Jon Loeliger1df170f2008-01-04 12:07:27 -0600670 "tftp $fdtaddr $fdtfile;" \
671 "bootm $loadaddr - $fdtaddr"
Jon Loeliger9553df82007-10-16 15:26:51 -0500672
673#define CONFIG_RAMBOOTCOMMAND \
674 "setenv bootargs root=/dev/ram rw " \
675 "console=$consoledev,$baudrate $othbootargs;" \
676 "tftp $ramdiskaddr $ramdiskfile;" \
677 "tftp $loadaddr $bootfile;" \
Jon Loeliger1df170f2008-01-04 12:07:27 -0600678 "tftp $fdtaddr $fdtfile;" \
679 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Jon Loeliger9553df82007-10-16 15:26:51 -0500680
681#define CONFIG_BOOTCOMMAND \
682 "setenv bootargs root=/dev/$bdev rw " \
683 "console=$consoledev,$baudrate $othbootargs;" \
684 "tftp $loadaddr $bootfile;" \
Jon Loeliger1df170f2008-01-04 12:07:27 -0600685 "tftp $fdtaddr $fdtfile;" \
686 "bootm $loadaddr - $fdtaddr"
Jon Loeliger9553df82007-10-16 15:26:51 -0500687
688#endif /* __CONFIG_H */