blob: 61bfea3fab658099e6cb540ed32325beec86a37b [file] [log] [blame]
Stefan Roese16c0cc12007-03-21 13:39:57 +01001/*
2 * (C) Copyright 2007
3 * Stefan Roese, DENX Software Engineering, sr@denx.de.
4 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
Stefan Roese16c0cc12007-03-21 13:39:57 +01006 */
7
Stefan Roese3cb86f32007-03-24 15:45:34 +01008/* define DEBUG for debugging output (obviously ;-)) */
9#if 0
10#define DEBUG
Stefan Roese16c0cc12007-03-21 13:39:57 +010011#endif
12
Stefan Roese3cb86f32007-03-24 15:45:34 +010013#include <common.h>
14#include <asm/processor.h>
15#include <asm/io.h>
Stefan Roese09887762010-09-16 14:30:37 +020016#include <asm/ppc4xx-gpio.h>
Stefan Roese3cb86f32007-03-24 15:45:34 +010017
Stefan Roesedf8a24c2007-06-19 16:42:31 +020018extern void board_pll_init_f(void);
19
Stefan Roesec440bfe2007-06-06 11:42:13 +020020#if !defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_NAND_SPL)
Stefan Roese16c0cc12007-03-21 13:39:57 +010021static void cram_bcr_write(u32 wr_val)
22{
Stefan Roese3cb86f32007-03-24 15:45:34 +010023 wr_val <<= 2;
Stefan Roese16c0cc12007-03-21 13:39:57 +010024
Stefan Roese3cb86f32007-03-24 15:45:34 +010025 /* set CRAM_CRE to 1 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020026 gpio_write_bit(CONFIG_SYS_GPIO_CRAM_CRE, 1);
Stefan Roese16c0cc12007-03-21 13:39:57 +010027
Stefan Roese3cb86f32007-03-24 15:45:34 +010028 /* Write BCR to CRAM on CS1 */
29 out32(wr_val + 0x00200000, 0);
30 debug("CRAM VAL: %08x for CS1 ", wr_val + 0x00200000);
Stefan Roese16c0cc12007-03-21 13:39:57 +010031
Stefan Roese3cb86f32007-03-24 15:45:34 +010032 /* Write BCR to CRAM on CS2 */
33 out32(wr_val + 0x02200000, 0);
34 debug("CRAM VAL: %08x for CS2\n", wr_val + 0x02200000);
Stefan Roese16c0cc12007-03-21 13:39:57 +010035
Stefan Roese3cb86f32007-03-24 15:45:34 +010036 sync();
37 eieio();
Stefan Roese16c0cc12007-03-21 13:39:57 +010038
Stefan Roese3cb86f32007-03-24 15:45:34 +010039 /* set CRAM_CRE back to 0 (normal operation) */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020040 gpio_write_bit(CONFIG_SYS_GPIO_CRAM_CRE, 0);
Stefan Roese16c0cc12007-03-21 13:39:57 +010041
Stefan Roese16c0cc12007-03-21 13:39:57 +010042 return;
43}
Stefan Roesec440bfe2007-06-06 11:42:13 +020044#endif
Stefan Roese16c0cc12007-03-21 13:39:57 +010045
Becky Bruce9973e3c2008-06-09 16:03:40 -050046phys_size_t initdram(int board_type)
Stefan Roese16c0cc12007-03-21 13:39:57 +010047{
Stefan Roesedf8a24c2007-06-19 16:42:31 +020048#if defined(CONFIG_NAND_SPL)
49 u32 reg;
50
51 /* don't reinit PLL when booting via I2C bootstrap option */
Stefan Roesed1c3b272009-09-09 16:25:29 +020052 mfsdr(SDR0_PINSTP, reg);
Stefan Roesedf8a24c2007-06-19 16:42:31 +020053 if (reg != 0xf0000000)
54 board_pll_init_f();
55#endif
56
Stefan Roesec440bfe2007-06-06 11:42:13 +020057#if !defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_NAND_SPL)
58 int i;
Stefan Roese3cb86f32007-03-24 15:45:34 +010059 u32 val;
Stefan Roese16c0cc12007-03-21 13:39:57 +010060
Stefan Roese3cb86f32007-03-24 15:45:34 +010061 /* 1. EBC need to program READY, CLK, ADV for ASync mode */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020062 gpio_config(CONFIG_SYS_GPIO_CRAM_CLK, GPIO_OUT, GPIO_SEL, GPIO_OUT_0);
63 gpio_config(CONFIG_SYS_GPIO_CRAM_ADV, GPIO_OUT, GPIO_SEL, GPIO_OUT_0);
64 gpio_config(CONFIG_SYS_GPIO_CRAM_CRE, GPIO_OUT, GPIO_SEL, GPIO_OUT_0);
65 gpio_config(CONFIG_SYS_GPIO_CRAM_WAIT, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG);
Stefan Roese16c0cc12007-03-21 13:39:57 +010066
Stefan Roese3cb86f32007-03-24 15:45:34 +010067 /* 2. EBC in Async mode */
Stefan Roesed1c3b272009-09-09 16:25:29 +020068 mtebc(PB1AP, 0x078F1EC0);
69 mtebc(PB2AP, 0x078F1EC0);
70 mtebc(PB1CR, 0x000BC000);
71 mtebc(PB2CR, 0x020BC000);
Stefan Roese3cb86f32007-03-24 15:45:34 +010072
73 /* 3. Set CRAM in Sync mode */
74 cram_bcr_write(0x7012); /* CRAM burst setting */
75
76 /* 4. EBC in Sync mode */
Stefan Roesed1c3b272009-09-09 16:25:29 +020077 mtebc(PB1AP, 0x9C0201C0);
78 mtebc(PB2AP, 0x9C0201C0);
Stefan Roese3cb86f32007-03-24 15:45:34 +010079
80 /* Set GPIO pins back to alternate function */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020081 gpio_config(CONFIG_SYS_GPIO_CRAM_CLK, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG);
82 gpio_config(CONFIG_SYS_GPIO_CRAM_ADV, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG);
Stefan Roese3cb86f32007-03-24 15:45:34 +010083
84 /* Config EBC to use RDY */
Stefan Roesed1c3b272009-09-09 16:25:29 +020085 mfsdr(SDR0_ULTRA0, val);
86 mtsdr(SDR0_ULTRA0, val | SDR_ULTRA0_EBCRDYEN);
Stefan Roesec440bfe2007-06-06 11:42:13 +020087
88 /* Wait a short while, since for NAND booting this is too fast */
89 for (i=0; i<200000; i++)
90 ;
91#endif
Stefan Roese3cb86f32007-03-24 15:45:34 +010092
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020093 return (CONFIG_SYS_MBYTES_RAM << 20);
Stefan Roese16c0cc12007-03-21 13:39:57 +010094}