blob: 15c3151b8421587947d447504323be366e72efce [file] [log] [blame]
Matthias Fuchs72c5d522007-12-28 17:07:14 +01001/*
Matthias Fuchsbe270792008-10-28 13:37:00 +01002 * (Cg) Copyright 2007-2008
Matthias Fuchs72c5d522007-12-28 17:07:14 +01003 * Matthias Fuchs, esd gmbh, matthias.fuchs@esd-electronics.com.
4 * Based on board/amcc/sequoia/sequoia.c
5 *
6 * (C) Copyright 2006
7 * Stefan Roese, DENX Software Engineering, sr@denx.de.
8 *
9 * (C) Copyright 2006
10 * Jacqueline Pira-Ferriol, AMCC/IBM, jpira-ferriol@fr.ibm.com
11 * Alain Saurel, AMCC/IBM, alain.saurel@fr.ibm.com
12 *
Wolfgang Denk1a459662013-07-08 09:37:19 +020013 * SPDX-License-Identifier: GPL-2.0+
Matthias Fuchs72c5d522007-12-28 17:07:14 +010014 */
Matthias Fuchs72c5d522007-12-28 17:07:14 +010015#include <common.h>
16#include <libfdt.h>
17#include <fdt_support.h>
Stefan Roeseb36df562010-09-09 19:18:00 +020018#include <asm/ppc440.h>
Matthias Fuchs72c5d522007-12-28 17:07:14 +010019#include <asm/processor.h>
20#include <asm/io.h>
Matthias Fuchs034394a2008-03-30 18:52:44 +020021#include <asm/bitops.h>
Matthias Fuchs72c5d522007-12-28 17:07:14 +010022#include <command.h>
23#include <i2c.h>
24#ifdef CONFIG_RESET_PHY_R
25#include <miiphy.h>
26#endif
27#include <serial.h>
Stefan Roese6c700492009-11-12 17:19:37 +010028#include <asm/4xx_pci.h>
Mateusz Zalega16297cf2013-10-04 19:22:26 +020029#include <usb.h>
Stefan Roese6c700492009-11-12 17:19:37 +010030
Matthias Fuchs72c5d522007-12-28 17:07:14 +010031#include "fpga.h"
32#include "pmc440.h"
33
34DECLARE_GLOBAL_DATA_PTR;
35
Matthias Fuchse634c9d2014-03-25 22:00:00 +010036extern flash_info_t flash_info[CONFIG_SYS_MAX_FLASH_BANKS];
Matthias Fuchsbe270792008-10-28 13:37:00 +010037extern void __ft_board_setup(void *blob, bd_t *bd);
Matthias Fuchs72c5d522007-12-28 17:07:14 +010038
39ulong flash_get_size(ulong base, int banknum);
Matthias Fuchse634c9d2014-03-25 22:00:00 +010040static int pci_is_66mhz(void);
Matthias Fuchsbe270792008-10-28 13:37:00 +010041int is_monarch(void);
Matthias Fuchse634c9d2014-03-25 22:00:00 +010042static int bootstrap_eeprom_read(unsigned dev_addr, unsigned offset,
43 uchar *buffer, unsigned cnt);
Matthias Fuchs72c5d522007-12-28 17:07:14 +010044
45struct serial_device *default_serial_console(void)
46{
47 uchar buf[4];
48 ulong delay;
49 int i;
50 ulong val;
51
52 /*
53 * Use default console on P4 when strapping jumper
54 * is installed (bootstrap option != 'H').
55 */
Stefan Roesed1c3b272009-09-09 16:25:29 +020056 mfsdr(SDR0_PINSTP, val);
Matthias Fuchs72c5d522007-12-28 17:07:14 +010057 if (((val & 0xf0000000) >> 29) != 7)
Stefan Roese550650d2010-09-20 16:05:31 +020058 return &eserial2_device;
Matthias Fuchs72c5d522007-12-28 17:07:14 +010059
Matthias Fuchse634c9d2014-03-25 22:00:00 +010060 ulong scratchreg = in_be32((void *)GPIO0_ISR3L);
Matthias Fuchs72c5d522007-12-28 17:07:14 +010061 if (!(scratchreg & 0x80)) {
62 /* mark scratchreg valid */
63 scratchreg = (scratchreg & 0xffffff00) | 0x80;
64
Matthias Fuchse634c9d2014-03-25 22:00:00 +010065 i2c_init_all();
66
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020067 i = bootstrap_eeprom_read(CONFIG_SYS_I2C_BOOT_EEPROM_ADDR,
Matthias Fuchs034394a2008-03-30 18:52:44 +020068 0x10, buf, 4);
Matthias Fuchs72c5d522007-12-28 17:07:14 +010069 if ((i != -1) && (buf[0] == 0x19) && (buf[1] == 0x75)) {
70 scratchreg |= buf[2];
71
72 /* bringup delay for console */
Matthias Fuchse634c9d2014-03-25 22:00:00 +010073 for (delay = 0; delay < (1000 * (ulong)buf[3]); delay++)
Matthias Fuchs72c5d522007-12-28 17:07:14 +010074 udelay(1000);
Matthias Fuchs72c5d522007-12-28 17:07:14 +010075 } else
76 scratchreg |= 0x01;
Matthias Fuchse634c9d2014-03-25 22:00:00 +010077 out_be32((void *)GPIO0_ISR3L, scratchreg);
Matthias Fuchs72c5d522007-12-28 17:07:14 +010078 }
79
80 if (scratchreg & 0x01)
Stefan Roese550650d2010-09-20 16:05:31 +020081 return &eserial2_device;
Matthias Fuchs72c5d522007-12-28 17:07:14 +010082 else
Stefan Roese550650d2010-09-20 16:05:31 +020083 return &eserial1_device;
Matthias Fuchs72c5d522007-12-28 17:07:14 +010084}
85
86int board_early_init_f(void)
87{
88 u32 sdr0_cust0;
89 u32 sdr0_pfc1, sdr0_pfc2;
90 u32 reg;
91
92 /* general EBC configuration (disable EBC timeouts) */
Stefan Roesed1c3b272009-09-09 16:25:29 +020093 mtdcr(EBC0_CFGADDR, EBC0_CFG);
94 mtdcr(EBC0_CFGDATA, 0xf8400000);
Matthias Fuchs72c5d522007-12-28 17:07:14 +010095
Matthias Fuchse634c9d2014-03-25 22:00:00 +010096 /* Setup the GPIO pins */
Matthias Fuchsbb57ad42009-02-20 10:19:19 +010097 out_be32((void *)GPIO0_OR, 0x40000102);
98 out_be32((void *)GPIO0_TCR, 0x4c90011f);
99 out_be32((void *)GPIO0_OSRL, 0x28051400);
100 out_be32((void *)GPIO0_OSRH, 0x55005000);
101 out_be32((void *)GPIO0_TSRL, 0x08051400);
102 out_be32((void *)GPIO0_TSRH, 0x55005000);
103 out_be32((void *)GPIO0_ISR1L, 0x54000000);
104 out_be32((void *)GPIO0_ISR1H, 0x00000000);
105 out_be32((void *)GPIO0_ISR2L, 0x44000000);
106 out_be32((void *)GPIO0_ISR2H, 0x00000100);
107 out_be32((void *)GPIO0_ISR3L, 0x00000000);
108 out_be32((void *)GPIO0_ISR3H, 0x00000000);
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100109
Matthias Fuchsbb57ad42009-02-20 10:19:19 +0100110 out_be32((void *)GPIO1_OR, 0x80002408);
111 out_be32((void *)GPIO1_TCR, 0xd6003c08);
112 out_be32((void *)GPIO1_OSRL, 0x0a5a0000);
113 out_be32((void *)GPIO1_OSRH, 0x00000000);
114 out_be32((void *)GPIO1_TSRL, 0x00000000);
115 out_be32((void *)GPIO1_TSRH, 0x00000000);
116 out_be32((void *)GPIO1_ISR1L, 0x00005555);
117 out_be32((void *)GPIO1_ISR1H, 0x40000000);
118 out_be32((void *)GPIO1_ISR2L, 0x04010000);
119 out_be32((void *)GPIO1_ISR2H, 0x00000000);
120 out_be32((void *)GPIO1_ISR3L, 0x01400000);
121 out_be32((void *)GPIO1_ISR3H, 0x00000000);
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100122
123 /* patch PLB:PCI divider for 66MHz PCI */
Stefan Roesed1c3b272009-09-09 16:25:29 +0200124 mfcpr(CPR0_SPCID, reg);
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100125 if (pci_is_66mhz() && (reg != 0x02000000)) {
Stefan Roesed1c3b272009-09-09 16:25:29 +0200126 mtcpr(CPR0_SPCID, 0x02000000); /* 133MHZ : 2 for 66MHz PCI */
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100127
Stefan Roesed1c3b272009-09-09 16:25:29 +0200128 mfcpr(CPR0_ICFG, reg);
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100129 reg |= CPR0_ICFG_RLI_MASK;
Stefan Roesed1c3b272009-09-09 16:25:29 +0200130 mtcpr(CPR0_ICFG, reg);
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100131
Matthias Fuchs58ea1422009-07-22 17:27:56 +0200132 mtspr(SPRN_DBCR0, 0x20000000); /* do chip reset */
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100133 }
134
Matthias Fuchs034394a2008-03-30 18:52:44 +0200135 /*
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100136 * Setup the interrupt controller polarities, triggers, etc.
Matthias Fuchs034394a2008-03-30 18:52:44 +0200137 */
Stefan Roese952e7762009-09-24 09:55:50 +0200138 mtdcr(UIC0SR, 0xffffffff); /* clear all */
139 mtdcr(UIC0ER, 0x00000000); /* disable all */
140 mtdcr(UIC0CR, 0x00000005); /* ATI & UIC1 crit are critical */
141 mtdcr(UIC0PR, 0xfffff7ef);
142 mtdcr(UIC0TR, 0x00000000);
143 mtdcr(UIC0VR, 0x00000000); /* int31 highest, base=0x000 */
144 mtdcr(UIC0SR, 0xffffffff); /* clear all */
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100145
Stefan Roese952e7762009-09-24 09:55:50 +0200146 mtdcr(UIC1SR, 0xffffffff); /* clear all */
147 mtdcr(UIC1ER, 0x00000000); /* disable all */
148 mtdcr(UIC1CR, 0x00000000); /* all non-critical */
149 mtdcr(UIC1PR, 0xffffc7f5);
150 mtdcr(UIC1TR, 0x00000000);
151 mtdcr(UIC1VR, 0x00000000); /* int31 highest, base=0x000 */
152 mtdcr(UIC1SR, 0xffffffff); /* clear all */
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100153
Stefan Roese952e7762009-09-24 09:55:50 +0200154 mtdcr(UIC2SR, 0xffffffff); /* clear all */
155 mtdcr(UIC2ER, 0x00000000); /* disable all */
156 mtdcr(UIC2CR, 0x00000000); /* all non-critical */
157 mtdcr(UIC2PR, 0x27ffffff);
158 mtdcr(UIC2TR, 0x00000000);
159 mtdcr(UIC2VR, 0x00000000); /* int31 highest, base=0x000 */
160 mtdcr(UIC2SR, 0xffffffff); /* clear all */
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100161
162 /* select Ethernet pins */
163 mfsdr(SDR0_PFC1, sdr0_pfc1);
Matthias Fuchs034394a2008-03-30 18:52:44 +0200164 sdr0_pfc1 = (sdr0_pfc1 & ~SDR0_PFC1_SELECT_MASK) |
165 SDR0_PFC1_SELECT_CONFIG_4;
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100166 mfsdr(SDR0_PFC2, sdr0_pfc2);
Matthias Fuchs034394a2008-03-30 18:52:44 +0200167 sdr0_pfc2 = (sdr0_pfc2 & ~SDR0_PFC2_SELECT_MASK) |
168 SDR0_PFC2_SELECT_CONFIG_4;
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100169
170 /* enable 2nd IIC */
171 sdr0_pfc1 = (sdr0_pfc1 & ~SDR0_PFC1_SIS_MASK) | SDR0_PFC1_SIS_IIC1_SEL;
172
173 mtsdr(SDR0_PFC2, sdr0_pfc2);
174 mtsdr(SDR0_PFC1, sdr0_pfc1);
175
176 /* setup NAND FLASH */
177 mfsdr(SDR0_CUST0, sdr0_cust0);
178 sdr0_cust0 = SDR0_CUST0_MUX_NDFC_SEL |
179 SDR0_CUST0_NDFC_ENABLE |
180 SDR0_CUST0_NDFC_BW_8_BIT |
181 SDR0_CUST0_NDFC_ARE_MASK |
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200182 (0x80000000 >> (28 + CONFIG_SYS_NAND_CS));
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100183 mtsdr(SDR0_CUST0, sdr0_cust0);
184
185 return 0;
186}
187
Matthias Fuchsbe270792008-10-28 13:37:00 +0100188#if defined(CONFIG_MISC_INIT_F)
189int misc_init_f(void)
190{
191 struct pci_controller hose;
192 hose.first_busno = 0;
193 hose.last_busno = 0;
194 hose.region_count = 0;
195
196 if (getenv("pciearly") && (!is_monarch())) {
197 printf("PCI: early target init\n");
Niklaus Gigerddc922f2009-10-04 20:04:20 +0200198 pci_setup_indirect(&hose, PCIL0_CFGADR, PCIL0_CFGDATA);
Matthias Fuchsbe270792008-10-28 13:37:00 +0100199 pci_target_init(&hose);
200 }
201 return 0;
202}
203#endif
204
Matthias Fuchs034394a2008-03-30 18:52:44 +0200205/*
206 * misc_init_r.
207 */
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100208int misc_init_r(void)
209{
210 uint pbcr;
211 int size_val = 0;
212 u32 reg;
213 unsigned long usb2d0cr = 0;
214 unsigned long usb2phy0cr, usb2h0cr = 0;
215 unsigned long sdr0_pfc1;
Matthias Fuchsbe270792008-10-28 13:37:00 +0100216 unsigned long sdr0_srst0, sdr0_srst1;
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100217 char *act = getenv("usbact");
218
219 /*
220 * FLASH stuff...
221 */
222
223 /* Re-do sizing to get full correct info */
224
225 /* adjust flash start and offset */
226 gd->bd->bi_flashstart = 0 - gd->bd->bi_flashsize;
227 gd->bd->bi_flashoffset = 0;
228
Stefan Roesed1c3b272009-09-09 16:25:29 +0200229 mtdcr(EBC0_CFGADDR, PB0CR);
Stefan Roesed1c3b272009-09-09 16:25:29 +0200230 pbcr = mfdcr(EBC0_CFGDATA);
Matthias Fuchs034394a2008-03-30 18:52:44 +0200231 size_val = ffs(gd->bd->bi_flashsize) - 21;
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100232 pbcr = (pbcr & 0x0001ffff) | gd->bd->bi_flashstart | (size_val << 17);
Stefan Roesed1c3b272009-09-09 16:25:29 +0200233 mtdcr(EBC0_CFGADDR, PB0CR);
Stefan Roesed1c3b272009-09-09 16:25:29 +0200234 mtdcr(EBC0_CFGDATA, pbcr);
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100235
236 /*
237 * Re-check to get correct base address
238 */
239 flash_get_size(gd->bd->bi_flashstart, 0);
240
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200241#ifdef CONFIG_ENV_IS_IN_FLASH
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100242 /* Monitor protection ON by default */
243 (void)flash_protect(FLAG_PROTECT_SET,
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200244 -CONFIG_SYS_MONITOR_LEN,
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100245 0xffffffff,
246 &flash_info[0]);
247
248 /* Env protection ON by default */
249 (void)flash_protect(FLAG_PROTECT_SET,
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200250 CONFIG_ENV_ADDR_REDUND,
251 CONFIG_ENV_ADDR_REDUND + 2*CONFIG_ENV_SECT_SIZE - 1,
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100252 &flash_info[0]);
253#endif
254
255 /*
256 * USB suff...
257 */
Matthias Fuchsbe270792008-10-28 13:37:00 +0100258 if ((act == NULL || strcmp(act, "host") == 0) &&
Matthias Fuchse634c9d2014-03-25 22:00:00 +0100259 !(in_be32((void *)GPIO0_IR) & GPIO0_USB_PRSNT)) {
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100260 /* SDR Setting */
261 mfsdr(SDR0_PFC1, sdr0_pfc1);
262 mfsdr(SDR0_USB2D0CR, usb2d0cr);
263 mfsdr(SDR0_USB2PHY0CR, usb2phy0cr);
264 mfsdr(SDR0_USB2H0CR, usb2h0cr);
265
266 usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_XOCLK_MASK;
Matthias Fuchs034394a2008-03-30 18:52:44 +0200267 usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_XOCLK_EXTERNAL;
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100268 usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_WDINT_MASK;
Matthias Fuchs034394a2008-03-30 18:52:44 +0200269 usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_WDINT_16BIT_30MHZ;
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100270 usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_DVBUS_MASK;
Matthias Fuchs034394a2008-03-30 18:52:44 +0200271 usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_DVBUS_PURDIS;
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100272 usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_DWNSTR_MASK;
Matthias Fuchs034394a2008-03-30 18:52:44 +0200273 usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_DWNSTR_HOST;
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100274 usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_UTMICN_MASK;
Matthias Fuchs034394a2008-03-30 18:52:44 +0200275 usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_UTMICN_HOST;
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100276
Matthias Fuchs034394a2008-03-30 18:52:44 +0200277 /*
278 * An 8-bit/60MHz interface is the only possible alternative
279 * when connecting the Device to the PHY
280 */
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100281 usb2h0cr = usb2h0cr &~SDR0_USB2H0CR_WDINT_MASK;
Matthias Fuchs034394a2008-03-30 18:52:44 +0200282 usb2h0cr = usb2h0cr | SDR0_USB2H0CR_WDINT_16BIT_30MHZ;
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100283
284 usb2d0cr = usb2d0cr &~SDR0_USB2D0CR_USB2DEV_EBC_SEL_MASK;
285 sdr0_pfc1 = sdr0_pfc1 &~SDR0_PFC1_UES_MASK;
286
287 mtsdr(SDR0_PFC1, sdr0_pfc1);
288 mtsdr(SDR0_USB2D0CR, usb2d0cr);
289 mtsdr(SDR0_USB2PHY0CR, usb2phy0cr);
290 mtsdr(SDR0_USB2H0CR, usb2h0cr);
291
Matthias Fuchsbe270792008-10-28 13:37:00 +0100292 /*
293 * Take USB out of reset:
294 * -Initial status = all cores are in reset
295 * -deassert reset to OPB1, P4OPB0, OPB2, PLB42OPB1 OPB2PLB40 cores
296 * -wait 1 ms
297 * -deassert reset to PHY
298 * -wait 1 ms
299 * -deassert reset to HOST
300 * -wait 4 ms
301 * -deassert all other resets
302 */
303 mfsdr(SDR0_SRST1, sdr0_srst1);
304 sdr0_srst1 &= ~(SDR0_SRST1_OPBA1 | \
305 SDR0_SRST1_P4OPB0 | \
306 SDR0_SRST1_OPBA2 | \
307 SDR0_SRST1_PLB42OPB1 | \
308 SDR0_SRST1_OPB2PLB40);
309 mtsdr(SDR0_SRST1, sdr0_srst1);
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100310 udelay(1000);
Matthias Fuchsbe270792008-10-28 13:37:00 +0100311
312 mfsdr(SDR0_SRST1, sdr0_srst1);
313 sdr0_srst1 &= ~SDR0_SRST1_USB20PHY;
314 mtsdr(SDR0_SRST1, sdr0_srst1);
315 udelay(1000);
316
317 mfsdr(SDR0_SRST0, sdr0_srst0);
318 sdr0_srst0 &= ~SDR0_SRST0_USB2H;
319 mtsdr(SDR0_SRST0, sdr0_srst0);
320 udelay(4000);
321
322 /* finally all the other resets */
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100323 mtsdr(SDR0_SRST1, 0x00000000);
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100324 mtsdr(SDR0_SRST0, 0x00000000);
325
Matthias Fuchse634c9d2014-03-25 22:00:00 +0100326 if (!(in_be32((void *)GPIO0_IR) & GPIO0_USB_PRSNT)) {
Matthias Fuchsbe270792008-10-28 13:37:00 +0100327 /* enable power on USB socket */
Matthias Fuchse634c9d2014-03-25 22:00:00 +0100328 out_be32((void *)GPIO1_OR,
329 in_be32((void *)GPIO1_OR) & ~GPIO1_USB_PWR_N);
Matthias Fuchsbe270792008-10-28 13:37:00 +0100330 }
331
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100332 printf("USB: Host\n");
333
Matthias Fuchs034394a2008-03-30 18:52:44 +0200334 } else if ((strcmp(act, "dev") == 0) ||
Matthias Fuchse634c9d2014-03-25 22:00:00 +0100335 (in_be32((void *)GPIO0_IR) & GPIO0_USB_PRSNT)) {
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100336 mfsdr(SDR0_USB2PHY0CR, usb2phy0cr);
337
338 usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_XOCLK_MASK;
Matthias Fuchs034394a2008-03-30 18:52:44 +0200339 usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_XOCLK_EXTERNAL;
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100340 usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_DVBUS_MASK;
Matthias Fuchs034394a2008-03-30 18:52:44 +0200341 usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_DVBUS_PURDIS;
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100342 usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_DWNSTR_MASK;
Matthias Fuchs034394a2008-03-30 18:52:44 +0200343 usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_DWNSTR_HOST;
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100344 usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_UTMICN_MASK;
Matthias Fuchs034394a2008-03-30 18:52:44 +0200345 usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_UTMICN_HOST;
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100346 mtsdr(SDR0_USB2PHY0CR, usb2phy0cr);
347
348 udelay (1000);
349 mtsdr(SDR0_SRST1, 0x672c6000);
350
351 udelay (1000);
352 mtsdr(SDR0_SRST0, 0x00000080);
353
354 udelay (1000);
355 mtsdr(SDR0_SRST1, 0x60206000);
356
357 *(unsigned int *)(0xe0000350) = 0x00000001;
358
359 udelay (1000);
360 mtsdr(SDR0_SRST1, 0x60306000);
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100361
362 /* SDR Setting */
363 mfsdr(SDR0_USB2PHY0CR, usb2phy0cr);
364 mfsdr(SDR0_USB2H0CR, usb2h0cr);
365 mfsdr(SDR0_USB2D0CR, usb2d0cr);
366 mfsdr(SDR0_PFC1, sdr0_pfc1);
367
368 usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_XOCLK_MASK;
Matthias Fuchs034394a2008-03-30 18:52:44 +0200369 usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_XOCLK_EXTERNAL;
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100370 usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_WDINT_MASK;
Matthias Fuchs034394a2008-03-30 18:52:44 +0200371 usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_WDINT_8BIT_60MHZ;
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100372 usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_DVBUS_MASK;
Matthias Fuchs034394a2008-03-30 18:52:44 +0200373 usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_DVBUS_PUREN;
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100374 usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_DWNSTR_MASK;
Matthias Fuchs034394a2008-03-30 18:52:44 +0200375 usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_DWNSTR_DEV;
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100376 usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_UTMICN_MASK;
Matthias Fuchs034394a2008-03-30 18:52:44 +0200377 usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_UTMICN_DEV;
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100378
379 usb2h0cr = usb2h0cr &~SDR0_USB2H0CR_WDINT_MASK;
Matthias Fuchs034394a2008-03-30 18:52:44 +0200380 usb2h0cr = usb2h0cr | SDR0_USB2H0CR_WDINT_8BIT_60MHZ;
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100381
382 usb2d0cr = usb2d0cr &~SDR0_USB2D0CR_USB2DEV_EBC_SEL_MASK;
383
384 sdr0_pfc1 = sdr0_pfc1 &~SDR0_PFC1_UES_MASK;
Matthias Fuchs034394a2008-03-30 18:52:44 +0200385 sdr0_pfc1 = sdr0_pfc1 | SDR0_PFC1_UES_EBCHR_SEL;
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100386
387 mtsdr(SDR0_USB2H0CR, usb2h0cr);
388 mtsdr(SDR0_USB2PHY0CR, usb2phy0cr);
389 mtsdr(SDR0_USB2D0CR, usb2d0cr);
390 mtsdr(SDR0_PFC1, sdr0_pfc1);
391
392 /*clear resets*/
393 udelay(1000);
394 mtsdr(SDR0_SRST1, 0x00000000);
395 udelay(1000);
396 mtsdr(SDR0_SRST0, 0x00000000);
397
398 printf("USB: Device\n");
399 }
400
401 /*
402 * Clear PLB4A0_ACR[WRP]
403 * This fix will make the MAL burst disabling patch for the Linux
404 * EMAC driver obsolete.
405 */
Stefan Roese5e7abce2010-09-11 09:31:43 +0200406 reg = mfdcr(PLB4A0_ACR) & ~PLB4Ax_ACR_WRP_MASK;
407 mtdcr(PLB4A0_ACR, reg);
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100408
409#ifdef CONFIG_FPGA
410 pmc440_init_fpga();
411#endif
412
413 /* turn off POST LED */
Matthias Fuchse634c9d2014-03-25 22:00:00 +0100414 out_be32((void *)GPIO1_OR, in_be32((void *)GPIO1_OR) & ~GPIO1_POST_N);
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100415 /* turn on RUN LED */
Matthias Fuchse634c9d2014-03-25 22:00:00 +0100416 out_be32((void *)GPIO0_OR,
417 in_be32((void *)GPIO0_OR) & ~GPIO0_LED_RUN_N);
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100418 return 0;
419}
420
421int is_monarch(void)
422{
Matthias Fuchse634c9d2014-03-25 22:00:00 +0100423 if (in_be32((void *)GPIO1_IR) & GPIO1_NONMONARCH)
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100424 return 0;
425
426 return 1;
427}
428
Matthias Fuchse634c9d2014-03-25 22:00:00 +0100429static int pci_is_66mhz(void)
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100430{
Matthias Fuchse634c9d2014-03-25 22:00:00 +0100431 if (in_be32((void *)GPIO1_IR) & GPIO1_M66EN)
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100432 return 1;
433 return 0;
434}
435
Matthias Fuchse634c9d2014-03-25 22:00:00 +0100436static int board_revision(void)
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100437{
Matthias Fuchse634c9d2014-03-25 22:00:00 +0100438 return (int)((in_be32((void *)GPIO1_IR) & GPIO1_HWID_MASK) >> 4);
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100439}
440
441int checkboard(void)
442{
443 puts("Board: esd GmbH - PMC440");
444
445 gd->board_type = board_revision();
446 printf(", Rev 1.%ld, ", gd->board_type);
447
448 if (!is_monarch()) {
449 puts("non-");
450 }
451
452 printf("monarch, PCI=%s MHz\n", pci_is_66mhz() ? "66" : "33");
453 return (0);
454}
455
456
457#if defined(CONFIG_PCI) && defined(CONFIG_PCI_PNP)
458/*
459 * Assign interrupts to PCI devices. Some OSs rely on this.
460 */
Stefan Roesea760b022009-11-12 16:41:09 +0100461void board_pci_fixup_irq(struct pci_controller *hose, pci_dev_t dev)
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100462{
463 unsigned char int_line[] = {IRQ_PCIC, IRQ_PCID, IRQ_PCIA, IRQ_PCIB};
464
465 pci_hose_write_config_byte(hose, dev, PCI_INTERRUPT_LINE,
466 int_line[PCI_DEV(dev) & 0x03]);
467}
468#endif
469
Matthias Fuchs034394a2008-03-30 18:52:44 +0200470/*
Matthias Fuchsa6cc6c32008-03-30 18:52:06 +0200471 * pci_target_init
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100472 *
Matthias Fuchsa6cc6c32008-03-30 18:52:06 +0200473 * The bootstrap configuration provides default settings for the pci
474 * inbound map (PIM). But the bootstrap config choices are limited and
475 * may not be sufficient for a given board.
476 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200477#if defined(CONFIG_PCI) && defined(CONFIG_SYS_PCI_TARGET_INIT)
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100478void pci_target_init(struct pci_controller *hose)
479{
Matthias Fuchsa6cc6c32008-03-30 18:52:06 +0200480 char *ptmla_str, *ptmms_str;
481
482 /*
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100483 * Set up Direct MMIO registers
Matthias Fuchsa6cc6c32008-03-30 18:52:06 +0200484 */
485 /*
486 * PowerPC440EPX PCI Master configuration.
487 * Map one 1Gig range of PLB/processor addresses to PCI memory space.
488 * PLB address 0x80000000-0xBFFFFFFF
489 * ==> PCI address 0x80000000-0xBFFFFFFF
490 * Use byte reversed out routines to handle endianess.
491 * Make this region non-prefetchable.
492 */
Niklaus Gigerddc922f2009-10-04 20:04:20 +0200493 out32r(PCIL0_PMM0MA, 0x00000000); /* PMM0 Mask/Attribute */
Matthias Fuchsa6cc6c32008-03-30 18:52:06 +0200494 /* - disabled b4 setting */
Niklaus Gigerddc922f2009-10-04 20:04:20 +0200495 out32r(PCIL0_PMM0LA, CONFIG_SYS_PCI_MEMBASE); /* PMM0 Local Address */
Matthias Fuchse634c9d2014-03-25 22:00:00 +0100496 out32r(PCIL0_PMM0PCILA, CONFIG_SYS_PCI_MEMBASE); /* PMM0 PCI Low Addr */
Niklaus Gigerddc922f2009-10-04 20:04:20 +0200497 out32r(PCIL0_PMM0PCIHA, 0x00000000); /* PMM0 PCI High Address */
498 out32r(PCIL0_PMM0MA, 0xc0000001); /* 1G + No prefetching, */
Matthias Fuchsa6cc6c32008-03-30 18:52:06 +0200499 /* and enable region */
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100500
501 if (!is_monarch()) {
Matthias Fuchsa6cc6c32008-03-30 18:52:06 +0200502 ptmla_str = getenv("ptm1la");
503 ptmms_str = getenv("ptm1ms");
504 if(NULL != ptmla_str && NULL != ptmms_str ) {
Niklaus Gigerddc922f2009-10-04 20:04:20 +0200505 out32r(PCIL0_PTM1MS,
Matthias Fuchsa6cc6c32008-03-30 18:52:06 +0200506 simple_strtoul(ptmms_str, NULL, 16));
Niklaus Gigerddc922f2009-10-04 20:04:20 +0200507 out32r(PCIL0_PTM1LA,
Matthias Fuchsa6cc6c32008-03-30 18:52:06 +0200508 simple_strtoul(ptmla_str, NULL, 16));
509 } else {
510 /* BAR1: default top 64MB of RAM */
Niklaus Gigerddc922f2009-10-04 20:04:20 +0200511 out32r(PCIL0_PTM1MS, 0xfc000001);
512 out32r(PCIL0_PTM1LA, 0x0c000000);
Matthias Fuchsa6cc6c32008-03-30 18:52:06 +0200513 }
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100514 } else {
Matthias Fuchsa6cc6c32008-03-30 18:52:06 +0200515 /* BAR1: default: complete 256MB RAM */
Niklaus Gigerddc922f2009-10-04 20:04:20 +0200516 out32r(PCIL0_PTM1MS, 0xf0000001);
517 out32r(PCIL0_PTM1LA, 0x00000000);
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100518 }
519
Matthias Fuchsa6cc6c32008-03-30 18:52:06 +0200520 ptmla_str = getenv("ptm2la"); /* Local Addr. Reg */
521 ptmms_str = getenv("ptm2ms"); /* Memory Size/Attribute */
522 if(NULL != ptmla_str && NULL != ptmms_str ) {
Niklaus Gigerddc922f2009-10-04 20:04:20 +0200523 out32r(PCIL0_PTM2MS, simple_strtoul(ptmms_str, NULL, 16));
524 out32r(PCIL0_PTM2LA, simple_strtoul(ptmla_str, NULL, 16));
Matthias Fuchsa6cc6c32008-03-30 18:52:06 +0200525 } else {
Matthias Fuchsbe270792008-10-28 13:37:00 +0100526 /* BAR2: default: 4MB FPGA */
Niklaus Gigerddc922f2009-10-04 20:04:20 +0200527 out32r(PCIL0_PTM2MS, 0xffc00001); /* Memory Size/Attribute */
528 out32r(PCIL0_PTM2LA, 0xef000000); /* Local Addr. Reg */
Matthias Fuchsa6cc6c32008-03-30 18:52:06 +0200529 }
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100530
531 if (is_monarch()) {
532 /* BAR2: map FPGA registers behind system memory at 1GB */
Matthias Fuchse634c9d2014-03-25 22:00:00 +0100533 pci_hose_write_config_dword(hose, 0,
534 PCI_BASE_ADDRESS_2, 0x40000008);
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100535 }
536
Matthias Fuchsa6cc6c32008-03-30 18:52:06 +0200537 /*
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100538 * Set up Configuration registers
Matthias Fuchsa6cc6c32008-03-30 18:52:06 +0200539 */
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100540
541 /* Program the board's vendor id */
Matthias Fuchsbe270792008-10-28 13:37:00 +0100542 pci_hose_write_config_word(hose, 0, PCI_SUBSYSTEM_VENDOR_ID,
543 CONFIG_SYS_PCI_SUBSYS_VENDORID);
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100544
Stefan Roese02e38922008-03-31 12:20:48 +0200545 /* disabled for PMC405 backward compatibility */
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100546 /* Configure command register as bus master */
Matthias Fuchs034394a2008-03-30 18:52:44 +0200547 /* pci_write_config_word(0, PCI_COMMAND, PCI_COMMAND_MASTER); */
548
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100549
550 /* 240nS PCI clock */
Matthias Fuchsbe270792008-10-28 13:37:00 +0100551 pci_hose_write_config_word(hose, 0, PCI_LATENCY_TIMER, 1);
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100552
553 /* No error reporting */
Matthias Fuchsbe270792008-10-28 13:37:00 +0100554 pci_hose_write_config_word(hose, 0, PCI_ERREN, 0);
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100555
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100556 if (!is_monarch()) {
557 /* Program the board's subsystem id/classcode */
Matthias Fuchsbe270792008-10-28 13:37:00 +0100558 pci_hose_write_config_word(hose, 0, PCI_SUBSYSTEM_ID,
559 CONFIG_SYS_PCI_SUBSYS_ID_NONMONARCH);
560 pci_hose_write_config_word(hose, 0, PCI_CLASS_SUB_CODE,
561 CONFIG_SYS_PCI_CLASSCODE_NONMONARCH);
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100562
563 /* PCI configuration done: release ERREADY */
Matthias Fuchse634c9d2014-03-25 22:00:00 +0100564 out_be32((void *)GPIO1_OR,
565 in_be32((void *)GPIO1_OR) | GPIO1_PPC_EREADY);
566 out_be32((void *)GPIO1_TCR,
567 in_be32((void *)GPIO1_TCR) | GPIO1_PPC_EREADY);
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100568 } else {
569 /* Program the board's subsystem id/classcode */
Matthias Fuchsbe270792008-10-28 13:37:00 +0100570 pci_hose_write_config_word(hose, 0, PCI_SUBSYSTEM_ID,
571 CONFIG_SYS_PCI_SUBSYS_ID_MONARCH);
572 pci_hose_write_config_word(hose, 0, PCI_CLASS_SUB_CODE,
573 CONFIG_SYS_PCI_CLASSCODE_MONARCH);
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100574 }
Matthias Fuchsbe270792008-10-28 13:37:00 +0100575
576 /* enable host configuration */
577 pci_hose_write_config_dword(hose, 0, PCI_BRDGOPT2, 0x00000101);
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100578}
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200579#endif /* defined(CONFIG_PCI) && defined(CONFIG_SYS_PCI_TARGET_INIT) */
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100580
Matthias Fuchs034394a2008-03-30 18:52:44 +0200581/*
Stefan Roese6c700492009-11-12 17:19:37 +0100582 * Override weak default pci_master_init()
Matthias Fuchs034394a2008-03-30 18:52:44 +0200583 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200584#if defined(CONFIG_PCI) && defined(CONFIG_SYS_PCI_MASTER_INIT)
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100585void pci_master_init(struct pci_controller *hose)
586{
Matthias Fuchs034394a2008-03-30 18:52:44 +0200587 /*
Stefan Roese6c700492009-11-12 17:19:37 +0100588 * Only configure the master in monach mode
Matthias Fuchs034394a2008-03-30 18:52:44 +0200589 */
Stefan Roese6c700492009-11-12 17:19:37 +0100590 if (is_monarch())
591 __pci_master_init(hose);
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100592}
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200593#endif /* defined(CONFIG_PCI) && defined(CONFIG_SYS_PCI_MASTER_INIT) */
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100594
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100595static void wait_for_pci_ready(void)
596{
Matthias Fuchse634c9d2014-03-25 22:00:00 +0100597 if (!(in_be32((void *)GPIO1_IR) & GPIO1_PPC_EREADY)) {
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100598 printf("PCI: Waiting for EREADY (CTRL-C to skip) ... ");
599 while (1) {
600 if (ctrlc()) {
601 puts("abort\n");
602 break;
603 }
Matthias Fuchse634c9d2014-03-25 22:00:00 +0100604 if (in_be32((void *)GPIO1_IR) & GPIO1_PPC_EREADY) {
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100605 printf("done\n");
606 break;
607 }
608 }
609 }
610}
611
Matthias Fuchs034394a2008-03-30 18:52:44 +0200612/*
Stefan Roese9a81c612009-10-29 16:54:52 +0100613 * Override weak is_pci_host()
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100614 *
Matthias Fuchs034394a2008-03-30 18:52:44 +0200615 * This routine is called to determine if a pci scan should be
616 * performed. With various hardware environments (especially cPCI and
617 * PPMC) it's insufficient to depend on the state of the arbiter enable
618 * bit in the strap register, or generic host/adapter assumptions.
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100619 *
Matthias Fuchs034394a2008-03-30 18:52:44 +0200620 * Rather than hard-code a bad assumption in the general 440 code, the
621 * 440 pci code requires the board to decide at runtime.
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100622 *
Matthias Fuchs034394a2008-03-30 18:52:44 +0200623 * Return 0 for adapter mode, non-zero for host (monarch) mode.
624 */
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100625#if defined(CONFIG_PCI)
626int is_pci_host(struct pci_controller *hose)
627{
628 char *s = getenv("pciscan");
629 if (s == NULL)
630 if (is_monarch()) {
631 wait_for_pci_ready();
632 return 1;
633 } else
634 return 0;
635 else if (!strcmp(s, "yes"))
636 return 1;
637
638 return 0;
639}
640#endif /* defined(CONFIG_PCI) */
Matthias Fuchs034394a2008-03-30 18:52:44 +0200641
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100642#ifdef CONFIG_RESET_PHY_R
Matthias Fuchse634c9d2014-03-25 22:00:00 +0100643static int pmc440_setup_vsc8601(char *devname, int phy_addr,
644 unsigned short behavior, unsigned short method)
645{
646 /* adjust LED behavior */
647 if (miiphy_write(devname, phy_addr, 0x1f, 0x0001) != 0) {
648 printf("Phy%d: register write access failed\n", phy_addr);
649 return -1;
650 }
651
652 miiphy_write(devname, phy_addr, 0x11, 0x0010);
653 miiphy_write(devname, phy_addr, 0x11, behavior);
654 miiphy_write(devname, phy_addr, 0x10, method);
655 miiphy_write(devname, phy_addr, 0x1f, 0x0000);
656
657 return 0;
658}
659
660static int pmc440_setup_ksz9031(char *devname, int phy_addr)
661{
662 unsigned short id1, id2;
663
664 if (miiphy_read(devname, phy_addr, 2, &id1) ||
665 miiphy_read(devname, phy_addr, 3, &id2)) {
666 printf("Phy%d: cannot read id\n", phy_addr);
667 return -1;
668 }
669
670 if ((id1 != 0x0022) || ((id2 & 0xfff0) != 0x1620)) {
671 printf("Phy%d: unexpected id\n", phy_addr);
672 return -1;
673 }
674
675 /* MMD 2.08: adjust tx_clk pad skew */
676 miiphy_write(devname, phy_addr, 0x0d, 2);
677 miiphy_write(devname, phy_addr, 0x0e, 8);
678 miiphy_write(devname, phy_addr, 0x0d, 0x4002);
679 miiphy_write(devname, phy_addr, 0x0e, 0xf | (0x17 << 5));
680
681 return 0;
682}
683
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100684void reset_phy(void)
685{
Matthias Fuchs5b67a142008-12-10 15:12:56 +0100686 char *s;
687 unsigned short val_method, val_behavior;
688
Matthias Fuchse634c9d2014-03-25 22:00:00 +0100689 if (gd->board_type < 4) {
690 /* special LED setup for NGCC/CANDES */
691 s = getenv("bd_type");
692 if (s && ((!strcmp(s, "ngcc")) || (!strcmp(s, "candes")))) {
693 val_method = 0x0e0a;
694 val_behavior = 0x0cf2;
695 } else {
696 /* PMC440 standard type */
697 val_method = 0x0e10;
698 val_behavior = 0x0cf0;
699 }
700
701 /* boards up to rev. 1.3 use Vitesse VSC8601 phys */
702 pmc440_setup_vsc8601("ppc_4xx_eth0", CONFIG_PHY_ADDR,
703 val_method, val_behavior);
704 pmc440_setup_vsc8601("ppc_4xx_eth1", CONFIG_PHY1_ADDR,
705 val_method, val_behavior);
Matthias Fuchs5b67a142008-12-10 15:12:56 +0100706 } else {
Matthias Fuchse634c9d2014-03-25 22:00:00 +0100707 /* rev. 1.4 uses a Micrel KSZ9031 */
708 pmc440_setup_ksz9031("ppc_4xx_eth0", CONFIG_PHY_ADDR);
709 pmc440_setup_ksz9031("ppc_4xx_eth1", CONFIG_PHY1_ADDR);
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100710 }
711}
712#endif
713
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200714#if defined(CONFIG_SYS_EEPROM_WREN)
Matthias Fuchs034394a2008-03-30 18:52:44 +0200715/*
716 * Input: <dev_addr> I2C address of EEPROM device to enable.
717 * <state> -1: deliver current state
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100718 * 0: disable write
719 * 1: enable write
Matthias Fuchs034394a2008-03-30 18:52:44 +0200720 * Returns: -1: wrong device address
721 * 0: dis-/en- able done
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100722 * 0/1: current state if <state> was -1.
723 */
724int eeprom_write_enable(unsigned dev_addr, int state)
725{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200726 if ((CONFIG_SYS_I2C_EEPROM_ADDR != dev_addr) &&
727 (CONFIG_SYS_I2C_BOOT_EEPROM_ADDR != dev_addr)) {
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100728 return -1;
729 } else {
730 switch (state) {
731 case 1:
732 /* Enable write access, clear bit GPIO_SINT2. */
Matthias Fuchsbb57ad42009-02-20 10:19:19 +0100733 out_be32((void *)GPIO0_OR,
734 in_be32((void *)GPIO0_OR) & ~GPIO0_EP_EEP);
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100735 state = 0;
736 break;
737 case 0:
738 /* Disable write access, set bit GPIO_SINT2. */
Matthias Fuchsbb57ad42009-02-20 10:19:19 +0100739 out_be32((void *)GPIO0_OR,
740 in_be32((void *)GPIO0_OR) | GPIO0_EP_EEP);
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100741 state = 0;
742 break;
743 default:
744 /* Read current status back. */
Matthias Fuchsbb57ad42009-02-20 10:19:19 +0100745 state = (0 == (in_be32((void *)GPIO0_OR)
746 & GPIO0_EP_EEP));
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100747 break;
748 }
749 }
750 return state;
751}
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200752#endif /* #if defined(CONFIG_SYS_EEPROM_WREN) */
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100753
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200754#define CONFIG_SYS_BOOT_EEPROM_PAGE_WRITE_BITS 3
Matthias Fuchs034394a2008-03-30 18:52:44 +0200755int bootstrap_eeprom_write(unsigned dev_addr, unsigned offset,
756 uchar *buffer, unsigned cnt)
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100757{
758 unsigned end = offset + cnt;
759 unsigned blk_off;
760 int rcode = 0;
761
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200762#if defined(CONFIG_SYS_EEPROM_WREN)
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100763 eeprom_write_enable(dev_addr, 1);
764#endif
Matthias Fuchs034394a2008-03-30 18:52:44 +0200765 /*
766 * Write data until done or would cross a write page boundary.
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100767 * We must write the address again when changing pages
768 * because the address counter only increments within a page.
769 */
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100770 while (offset < end) {
771 unsigned alen, len;
772 unsigned maxlen;
773 uchar addr[2];
774
775 blk_off = offset & 0xFF; /* block offset */
776
777 addr[0] = offset >> 8; /* block number */
778 addr[1] = blk_off; /* block offset */
779 alen = 2;
780 addr[0] |= dev_addr; /* insert device address */
781
782 len = end - offset;
783
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200784#define BOOT_EEPROM_PAGE_SIZE (1 << CONFIG_SYS_BOOT_EEPROM_PAGE_WRITE_BITS)
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100785#define BOOT_EEPROM_PAGE_OFFSET(x) ((x) & (BOOT_EEPROM_PAGE_SIZE - 1))
786
Matthias Fuchs034394a2008-03-30 18:52:44 +0200787 maxlen = BOOT_EEPROM_PAGE_SIZE -
788 BOOT_EEPROM_PAGE_OFFSET(blk_off);
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100789 if (maxlen > I2C_RXTX_LEN)
790 maxlen = I2C_RXTX_LEN;
791
792 if (len > maxlen)
793 len = maxlen;
794
795 if (i2c_write (addr[0], offset, alen-1, buffer, len) != 0)
796 rcode = 1;
797
798 buffer += len;
799 offset += len;
800
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200801#if defined(CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS)
802 udelay(CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS * 1000);
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100803#endif
804 }
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200805#if defined(CONFIG_SYS_EEPROM_WREN)
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100806 eeprom_write_enable(dev_addr, 0);
807#endif
808 return rcode;
809}
810
Matthias Fuchse634c9d2014-03-25 22:00:00 +0100811static int bootstrap_eeprom_read(unsigned dev_addr, unsigned offset,
812 uchar *buffer, unsigned cnt)
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100813{
814 unsigned end = offset + cnt;
815 unsigned blk_off;
816 int rcode = 0;
817
Matthias Fuchs034394a2008-03-30 18:52:44 +0200818 /*
819 * Read data until done or would cross a page boundary.
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100820 * We must write the address again when changing pages
821 * because the next page may be in a different device.
822 */
823 while (offset < end) {
824 unsigned alen, len;
825 unsigned maxlen;
826 uchar addr[2];
827
828 blk_off = offset & 0xFF; /* block offset */
829
830 addr[0] = offset >> 8; /* block number */
831 addr[1] = blk_off; /* block offset */
832 alen = 2;
833
834 addr[0] |= dev_addr; /* insert device address */
835
836 len = end - offset;
837
838 maxlen = 0x100 - blk_off;
839 if (maxlen > I2C_RXTX_LEN)
840 maxlen = I2C_RXTX_LEN;
841 if (len > maxlen)
842 len = maxlen;
843
844 if (i2c_read (addr[0], offset, alen-1, buffer, len) != 0)
845 rcode = 1;
846 buffer += len;
847 offset += len;
848 }
849
850 return rcode;
851}
852
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200853#if defined(CONFIG_USB_OHCI_NEW) && defined(CONFIG_SYS_USB_OHCI_BOARD_INIT)
Troy Kiskybba67912013-10-10 15:27:55 -0700854int board_usb_init(int index, enum usb_init_type init)
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100855{
856 char *act = getenv("usbact");
857 int i;
858
Matthias Fuchsbe270792008-10-28 13:37:00 +0100859 if ((act == NULL || strcmp(act, "host") == 0) &&
Matthias Fuchse634c9d2014-03-25 22:00:00 +0100860 !(in_be32((void *)GPIO0_IR) & GPIO0_USB_PRSNT))
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100861 /* enable power on USB socket */
Matthias Fuchse634c9d2014-03-25 22:00:00 +0100862 out_be32((void *)GPIO1_OR,
863 in_be32((void *)GPIO1_OR) & ~GPIO1_USB_PWR_N);
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100864
865 for (i=0; i<1000; i++)
866 udelay(1000);
867
868 return 0;
869}
870
871int usb_board_stop(void)
872{
873 /* disable power on USB socket */
Matthias Fuchse634c9d2014-03-25 22:00:00 +0100874 out_be32((void *)GPIO1_OR, in_be32((void *)GPIO1_OR) | GPIO1_USB_PWR_N);
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100875 return 0;
876}
877
Troy Kiskybba67912013-10-10 15:27:55 -0700878int board_usb_cleanup(int index, enum usb_init_type init)
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100879{
Mateusz Zalega16297cf2013-10-04 19:22:26 +0200880 return usb_board_stop();
Matthias Fuchs72c5d522007-12-28 17:07:14 +0100881}
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200882#endif /* defined(CONFIG_USB_OHCI) && defined(CONFIG_SYS_USB_OHCI_BOARD_INIT) */
Matthias Fuchsbe270792008-10-28 13:37:00 +0100883
884#if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP)
Simon Glasse895a4b2014-10-23 18:58:47 -0600885int ft_board_setup(void *blob, bd_t *bd)
Matthias Fuchsbe270792008-10-28 13:37:00 +0100886{
887 int rc;
888
889 __ft_board_setup(blob, bd);
890
891 /*
892 * Disable PCI in non-monarch mode.
893 */
894 if (!is_monarch()) {
895 rc = fdt_find_and_setprop(blob, "/plb/pci@1ec000000", "status",
896 "disabled", sizeof("disabled"), 1);
897 if (rc) {
Matthias Fuchse634c9d2014-03-25 22:00:00 +0100898 printf("Unable to update property status in PCI node, ");
899 printf("err=%s\n", fdt_strerror(rc));
Matthias Fuchsbe270792008-10-28 13:37:00 +0100900 }
901 }
Simon Glasse895a4b2014-10-23 18:58:47 -0600902
903 return 0;
Matthias Fuchsbe270792008-10-28 13:37:00 +0100904}
905#endif /* defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP) */