Jon Loeliger | 25d83d7 | 2007-04-11 16:51:02 -0500 | [diff] [blame] | 1 | /* |
Kumar Gala | 6525d51 | 2010-07-08 22:37:44 -0500 | [diff] [blame] | 2 | * Copyright 2007,2009-2010 Freescale Semiconductor, Inc. |
Jon Loeliger | 25d83d7 | 2007-04-11 16:51:02 -0500 | [diff] [blame] | 3 | * |
Wolfgang Denk | 1a45966 | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 4 | * SPDX-License-Identifier: GPL-2.0+ |
Jon Loeliger | 25d83d7 | 2007-04-11 16:51:02 -0500 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | #include <common.h> |
| 8 | #include <command.h> |
Ed Swarthout | 837f1ba | 2007-07-27 01:50:51 -0500 | [diff] [blame] | 9 | #include <pci.h> |
Jon Loeliger | 25d83d7 | 2007-04-11 16:51:02 -0500 | [diff] [blame] | 10 | #include <asm/processor.h> |
Kumar Gala | 1167a2f | 2008-08-26 08:02:30 -0500 | [diff] [blame] | 11 | #include <asm/mmu.h> |
Jon Loeliger | 25d83d7 | 2007-04-11 16:51:02 -0500 | [diff] [blame] | 12 | #include <asm/immap_85xx.h> |
Kumar Gala | c851462 | 2009-04-02 13:22:48 -0500 | [diff] [blame] | 13 | #include <asm/fsl_pci.h> |
York Sun | 5614e71 | 2013-09-30 09:22:09 -0700 | [diff] [blame] | 14 | #include <fsl_ddr_sdram.h> |
Kumar Gala | 5d27e02 | 2010-12-15 04:55:20 -0600 | [diff] [blame] | 15 | #include <asm/fsl_serdes.h> |
Kumar Gala | 56a9270 | 2007-08-30 16:18:18 -0500 | [diff] [blame] | 16 | #include <asm/io.h> |
Jon Loeliger | 25d83d7 | 2007-04-11 16:51:02 -0500 | [diff] [blame] | 17 | #include <miiphy.h> |
Kumar Gala | addce57 | 2007-11-26 17:12:24 -0600 | [diff] [blame] | 18 | #include <libfdt.h> |
| 19 | #include <fdt_support.h> |
Andy Fleming | 063c126 | 2011-04-08 02:10:54 -0500 | [diff] [blame] | 20 | #include <fsl_mdio.h> |
Andy Fleming | 216f2a7 | 2008-08-31 16:33:29 -0500 | [diff] [blame] | 21 | #include <tsec.h> |
Ben Warren | 0b252f5 | 2008-08-31 21:41:08 -0700 | [diff] [blame] | 22 | #include <netdev.h> |
Jon Loeliger | 25d83d7 | 2007-04-11 16:51:02 -0500 | [diff] [blame] | 23 | |
Andy Fleming | 216f2a7 | 2008-08-31 16:33:29 -0500 | [diff] [blame] | 24 | #include "../common/sgmii_riser.h" |
Jon Loeliger | 25d83d7 | 2007-04-11 16:51:02 -0500 | [diff] [blame] | 25 | |
Jon Loeliger | 25d83d7 | 2007-04-11 16:51:02 -0500 | [diff] [blame] | 26 | int checkboard (void) |
| 27 | { |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 28 | volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); |
Becky Bruce | f51cdaf | 2010-06-17 11:37:20 -0500 | [diff] [blame] | 29 | volatile fsl_lbc_t *lbc = LBC_BASE_ADDR; |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 30 | volatile ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR); |
Kumar Gala | 6bb5b41 | 2009-07-14 22:42:01 -0500 | [diff] [blame] | 31 | u8 vboot; |
| 32 | u8 *pixis_base = (u8 *)PIXIS_BASE; |
Jon Loeliger | 25d83d7 | 2007-04-11 16:51:02 -0500 | [diff] [blame] | 33 | |
Wolfgang Denk | 2f15278 | 2007-05-05 18:23:11 +0200 | [diff] [blame] | 34 | if ((uint)&gur->porpllsr != 0xe00e0000) { |
Wolfgang Denk | 9b55a25 | 2008-07-11 01:16:00 +0200 | [diff] [blame] | 35 | printf("immap size error %lx\n",(ulong)&gur->porpllsr); |
Jon Loeliger | 25d83d7 | 2007-04-11 16:51:02 -0500 | [diff] [blame] | 36 | } |
Kumar Gala | 6bb5b41 | 2009-07-14 22:42:01 -0500 | [diff] [blame] | 37 | printf ("Board: MPC8544DS, Sys ID: 0x%02x, " |
| 38 | "Sys Ver: 0x%02x, FPGA Ver: 0x%02x, ", |
| 39 | in_8(pixis_base + PIXIS_ID), in_8(pixis_base + PIXIS_VER), |
| 40 | in_8(pixis_base + PIXIS_PVER)); |
| 41 | |
| 42 | vboot = in_8(pixis_base + PIXIS_VBOOT); |
| 43 | if (vboot & PIXIS_VBOOT_FMAP) |
| 44 | printf ("vBank: %d\n", ((vboot & PIXIS_VBOOT_FBANK) >> 6)); |
| 45 | else |
| 46 | puts ("Promjet\n"); |
Jon Loeliger | 25d83d7 | 2007-04-11 16:51:02 -0500 | [diff] [blame] | 47 | |
Ed Swarthout | 837f1ba | 2007-07-27 01:50:51 -0500 | [diff] [blame] | 48 | lbc->ltesr = 0xffffffff; /* Clear LBC error interrupts */ |
| 49 | lbc->lteir = 0xffffffff; /* Enable LBC error interrupts */ |
| 50 | ecm->eedr = 0xffffffff; /* Clear ecm errors */ |
| 51 | ecm->eeer = 0xffffffff; /* Enable ecm errors */ |
| 52 | |
Jon Loeliger | 25d83d7 | 2007-04-11 16:51:02 -0500 | [diff] [blame] | 53 | return 0; |
| 54 | } |
| 55 | |
Ed Swarthout | 837f1ba | 2007-07-27 01:50:51 -0500 | [diff] [blame] | 56 | #ifdef CONFIG_PCI1 |
| 57 | static struct pci_controller pci1_hose; |
| 58 | #endif |
| 59 | |
Ed Swarthout | 837f1ba | 2007-07-27 01:50:51 -0500 | [diff] [blame] | 60 | #ifdef CONFIG_PCIE3 |
| 61 | static struct pci_controller pcie3_hose; |
| 62 | #endif |
| 63 | |
Kumar Gala | 645d5a7 | 2009-11-04 10:22:26 -0600 | [diff] [blame] | 64 | void pci_init_board(void) |
Ed Swarthout | 837f1ba | 2007-07-27 01:50:51 -0500 | [diff] [blame] | 65 | { |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 66 | volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); |
Kumar Gala | 64a1686 | 2010-12-17 06:01:24 -0600 | [diff] [blame] | 67 | struct fsl_pci_info pci_info; |
Kumar Gala | 645d5a7 | 2009-11-04 10:22:26 -0600 | [diff] [blame] | 68 | u32 devdisr, pordevsr, io_sel; |
| 69 | u32 porpllsr, pci_agent, pci_speed, pci_32, pci_arb, pci_clk_sel; |
| 70 | int first_free_busno = 0; |
Ed Swarthout | 837f1ba | 2007-07-27 01:50:51 -0500 | [diff] [blame] | 71 | |
Kumar Gala | 645d5a7 | 2009-11-04 10:22:26 -0600 | [diff] [blame] | 72 | int pcie_ep, pcie_configured; |
| 73 | |
| 74 | devdisr = in_be32(&gur->devdisr); |
| 75 | pordevsr = in_be32(&gur->pordevsr); |
| 76 | porpllsr = in_be32(&gur->porpllsr); |
| 77 | io_sel = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19; |
| 78 | |
| 79 | debug (" pci_init_board: devdisr=%x, io_sel=%x\n", devdisr, io_sel); |
Ed Swarthout | 837f1ba | 2007-07-27 01:50:51 -0500 | [diff] [blame] | 80 | |
Kumar Gala | 645d5a7 | 2009-11-04 10:22:26 -0600 | [diff] [blame] | 81 | puts("\n"); |
Ed Swarthout | 837f1ba | 2007-07-27 01:50:51 -0500 | [diff] [blame] | 82 | |
| 83 | #ifdef CONFIG_PCIE3 |
Kumar Gala | 5d27e02 | 2010-12-15 04:55:20 -0600 | [diff] [blame] | 84 | pcie_configured = is_serdes_configured(PCIE3); |
Ed Swarthout | 837f1ba | 2007-07-27 01:50:51 -0500 | [diff] [blame] | 85 | |
Kumar Gala | 645d5a7 | 2009-11-04 10:22:26 -0600 | [diff] [blame] | 86 | if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE3)){ |
Kumar Gala | 64a1686 | 2010-12-17 06:01:24 -0600 | [diff] [blame] | 87 | /* contains both PCIE3 MEM & IO space */ |
| 88 | set_next_law(CONFIG_SYS_PCIE3_MEM_PHYS, LAW_SIZE_4M, |
| 89 | LAW_TRGT_IF_PCIE_3); |
| 90 | SET_STD_PCIE_INFO(pci_info, 3); |
| 91 | pcie_ep = fsl_setup_hose(&pcie3_hose, pci_info.regs); |
| 92 | |
Ed Swarthout | 837f1ba | 2007-07-27 01:50:51 -0500 | [diff] [blame] | 93 | /* outbound memory */ |
Kumar Gala | 645d5a7 | 2009-11-04 10:22:26 -0600 | [diff] [blame] | 94 | pci_set_region(&pcie3_hose.regions[0], |
Kumar Gala | 10795f4 | 2008-12-02 16:08:36 -0600 | [diff] [blame] | 95 | CONFIG_SYS_PCIE3_MEM_BUS2, |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 96 | CONFIG_SYS_PCIE3_MEM_PHYS2, |
| 97 | CONFIG_SYS_PCIE3_MEM_SIZE2, |
Ed Swarthout | 837f1ba | 2007-07-27 01:50:51 -0500 | [diff] [blame] | 98 | PCI_REGION_MEM); |
Kumar Gala | 645d5a7 | 2009-11-04 10:22:26 -0600 | [diff] [blame] | 99 | |
| 100 | pcie3_hose.region_count = 1; |
Kumar Gala | 64a1686 | 2010-12-17 06:01:24 -0600 | [diff] [blame] | 101 | |
Peter Tyser | 8ca78f2 | 2010-10-29 17:59:24 -0500 | [diff] [blame] | 102 | printf("PCIE3: connected to ULI as %s (base addr %lx)\n", |
| 103 | pcie_ep ? "Endpoint" : "Root Complex", |
Kumar Gala | 64a1686 | 2010-12-17 06:01:24 -0600 | [diff] [blame] | 104 | pci_info.regs); |
| 105 | first_free_busno = fsl_pci_init_port(&pci_info, |
Kumar Gala | 645d5a7 | 2009-11-04 10:22:26 -0600 | [diff] [blame] | 106 | &pcie3_hose, first_free_busno); |
Ed Swarthout | 837f1ba | 2007-07-27 01:50:51 -0500 | [diff] [blame] | 107 | |
Kumar Gala | 56a9270 | 2007-08-30 16:18:18 -0500 | [diff] [blame] | 108 | /* |
| 109 | * Activate ULI1575 legacy chip by performing a fake |
| 110 | * memory access. Needed to make ULI RTC work. |
| 111 | */ |
Kumar Gala | 10795f4 | 2008-12-02 16:08:36 -0600 | [diff] [blame] | 112 | in_be32((u32 *)CONFIG_SYS_PCIE3_MEM_BUS); |
Ed Swarthout | 837f1ba | 2007-07-27 01:50:51 -0500 | [diff] [blame] | 113 | } else { |
Peter Tyser | 8ca78f2 | 2010-10-29 17:59:24 -0500 | [diff] [blame] | 114 | printf("PCIE3: disabled\n"); |
Ed Swarthout | 837f1ba | 2007-07-27 01:50:51 -0500 | [diff] [blame] | 115 | } |
Kumar Gala | 645d5a7 | 2009-11-04 10:22:26 -0600 | [diff] [blame] | 116 | puts("\n"); |
Ed Swarthout | 837f1ba | 2007-07-27 01:50:51 -0500 | [diff] [blame] | 117 | #else |
Kumar Gala | 645d5a7 | 2009-11-04 10:22:26 -0600 | [diff] [blame] | 118 | setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCIE3); /* disable */ |
Ed Swarthout | 837f1ba | 2007-07-27 01:50:51 -0500 | [diff] [blame] | 119 | #endif |
| 120 | |
| 121 | #ifdef CONFIG_PCIE1 |
Kumar Gala | 64a1686 | 2010-12-17 06:01:24 -0600 | [diff] [blame] | 122 | SET_STD_PCIE_INFO(pci_info, 1); |
| 123 | first_free_busno = fsl_pcie_init_ctrl(first_free_busno, devdisr, PCIE1, &pci_info); |
Ed Swarthout | 837f1ba | 2007-07-27 01:50:51 -0500 | [diff] [blame] | 124 | #else |
Kumar Gala | 64a1686 | 2010-12-17 06:01:24 -0600 | [diff] [blame] | 125 | setbits_be32(&gur->devdisr, _DEVDISR_PCIE1); /* disable */ |
Ed Swarthout | 837f1ba | 2007-07-27 01:50:51 -0500 | [diff] [blame] | 126 | #endif |
| 127 | |
| 128 | #ifdef CONFIG_PCIE2 |
Kumar Gala | 64a1686 | 2010-12-17 06:01:24 -0600 | [diff] [blame] | 129 | SET_STD_PCIE_INFO(pci_info, 2); |
| 130 | first_free_busno = fsl_pcie_init_ctrl(first_free_busno, devdisr, PCIE2, &pci_info); |
Ed Swarthout | 837f1ba | 2007-07-27 01:50:51 -0500 | [diff] [blame] | 131 | #else |
Kumar Gala | 64a1686 | 2010-12-17 06:01:24 -0600 | [diff] [blame] | 132 | setbits_be32(&gur->devdisr, _DEVDISR_PCIE2); /* disable */ |
Ed Swarthout | 837f1ba | 2007-07-27 01:50:51 -0500 | [diff] [blame] | 133 | #endif |
| 134 | |
Ed Swarthout | 837f1ba | 2007-07-27 01:50:51 -0500 | [diff] [blame] | 135 | #ifdef CONFIG_PCI1 |
Kumar Gala | 645d5a7 | 2009-11-04 10:22:26 -0600 | [diff] [blame] | 136 | pci_speed = 66666000; |
| 137 | pci_32 = 1; |
| 138 | pci_arb = pordevsr & MPC85xx_PORDEVSR_PCI1_ARB; |
| 139 | pci_clk_sel = porpllsr & MPC85xx_PORDEVSR_PCI1_SPD; |
Ed Swarthout | 837f1ba | 2007-07-27 01:50:51 -0500 | [diff] [blame] | 140 | |
| 141 | if (!(devdisr & MPC85xx_DEVDISR_PCI1)) { |
Kumar Gala | 64a1686 | 2010-12-17 06:01:24 -0600 | [diff] [blame] | 142 | SET_STD_PCI_INFO(pci_info, 1); |
| 143 | set_next_law(pci_info.mem_phys, |
| 144 | law_size_bits(pci_info.mem_size), pci_info.law); |
| 145 | set_next_law(pci_info.io_phys, |
| 146 | law_size_bits(pci_info.io_size), pci_info.law); |
| 147 | |
| 148 | pci_agent = fsl_setup_hose(&pci1_hose, pci_info.regs); |
Peter Tyser | 8ca78f2 | 2010-10-29 17:59:24 -0500 | [diff] [blame] | 149 | printf("PCI: %d bit, %s MHz, %s, %s, %s (base address %lx)\n", |
Ed Swarthout | 837f1ba | 2007-07-27 01:50:51 -0500 | [diff] [blame] | 150 | (pci_32) ? 32 : 64, |
| 151 | (pci_speed == 33333000) ? "33" : |
| 152 | (pci_speed == 66666000) ? "66" : "unknown", |
| 153 | pci_clk_sel ? "sync" : "async", |
| 154 | pci_agent ? "agent" : "host", |
| 155 | pci_arb ? "arbiter" : "external-arbiter", |
Kumar Gala | 64a1686 | 2010-12-17 06:01:24 -0600 | [diff] [blame] | 156 | pci_info.regs); |
Ed Swarthout | 837f1ba | 2007-07-27 01:50:51 -0500 | [diff] [blame] | 157 | |
Kumar Gala | 64a1686 | 2010-12-17 06:01:24 -0600 | [diff] [blame] | 158 | first_free_busno = fsl_pci_init_port(&pci_info, |
Kumar Gala | 645d5a7 | 2009-11-04 10:22:26 -0600 | [diff] [blame] | 159 | &pci1_hose, first_free_busno); |
Ed Swarthout | 837f1ba | 2007-07-27 01:50:51 -0500 | [diff] [blame] | 160 | } else { |
Peter Tyser | 8ca78f2 | 2010-10-29 17:59:24 -0500 | [diff] [blame] | 161 | printf("PCI: disabled\n"); |
Ed Swarthout | 837f1ba | 2007-07-27 01:50:51 -0500 | [diff] [blame] | 162 | } |
Kumar Gala | 645d5a7 | 2009-11-04 10:22:26 -0600 | [diff] [blame] | 163 | |
| 164 | puts("\n"); |
Ed Swarthout | 837f1ba | 2007-07-27 01:50:51 -0500 | [diff] [blame] | 165 | #else |
Kumar Gala | 645d5a7 | 2009-11-04 10:22:26 -0600 | [diff] [blame] | 166 | setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCI1); /* disable */ |
Ed Swarthout | 837f1ba | 2007-07-27 01:50:51 -0500 | [diff] [blame] | 167 | #endif |
| 168 | } |
| 169 | |
Jon Loeliger | 25d83d7 | 2007-04-11 16:51:02 -0500 | [diff] [blame] | 170 | int last_stage_init(void) |
| 171 | { |
| 172 | return 0; |
| 173 | } |
| 174 | |
| 175 | |
| 176 | unsigned long |
| 177 | get_board_sys_clk(ulong dummy) |
| 178 | { |
| 179 | u8 i, go_bit, rd_clks; |
| 180 | ulong val = 0; |
Kumar Gala | 048e7ef | 2009-07-22 10:12:39 -0500 | [diff] [blame] | 181 | u8 *pixis_base = (u8 *)PIXIS_BASE; |
Jon Loeliger | 25d83d7 | 2007-04-11 16:51:02 -0500 | [diff] [blame] | 182 | |
Kumar Gala | 048e7ef | 2009-07-22 10:12:39 -0500 | [diff] [blame] | 183 | go_bit = in_8(pixis_base + PIXIS_VCTL); |
Jon Loeliger | 25d83d7 | 2007-04-11 16:51:02 -0500 | [diff] [blame] | 184 | go_bit &= 0x01; |
| 185 | |
Kumar Gala | 048e7ef | 2009-07-22 10:12:39 -0500 | [diff] [blame] | 186 | rd_clks = in_8(pixis_base + PIXIS_VCFGEN0); |
Jon Loeliger | 25d83d7 | 2007-04-11 16:51:02 -0500 | [diff] [blame] | 187 | rd_clks &= 0x1C; |
| 188 | |
| 189 | /* |
| 190 | * Only if both go bit and the SCLK bit in VCFGEN0 are set |
| 191 | * should we be using the AUX register. Remember, we also set the |
| 192 | * GO bit to boot from the alternate bank on the on-board flash |
| 193 | */ |
| 194 | |
| 195 | if (go_bit) { |
| 196 | if (rd_clks == 0x1c) |
Kumar Gala | 048e7ef | 2009-07-22 10:12:39 -0500 | [diff] [blame] | 197 | i = in_8(pixis_base + PIXIS_AUX); |
Jon Loeliger | 25d83d7 | 2007-04-11 16:51:02 -0500 | [diff] [blame] | 198 | else |
Kumar Gala | 048e7ef | 2009-07-22 10:12:39 -0500 | [diff] [blame] | 199 | i = in_8(pixis_base + PIXIS_SPD); |
Jon Loeliger | 25d83d7 | 2007-04-11 16:51:02 -0500 | [diff] [blame] | 200 | } else { |
Kumar Gala | 048e7ef | 2009-07-22 10:12:39 -0500 | [diff] [blame] | 201 | i = in_8(pixis_base + PIXIS_SPD); |
Jon Loeliger | 25d83d7 | 2007-04-11 16:51:02 -0500 | [diff] [blame] | 202 | } |
| 203 | |
| 204 | i &= 0x07; |
| 205 | |
| 206 | switch (i) { |
| 207 | case 0: |
| 208 | val = 33333333; |
| 209 | break; |
| 210 | case 1: |
| 211 | val = 40000000; |
| 212 | break; |
| 213 | case 2: |
| 214 | val = 50000000; |
| 215 | break; |
| 216 | case 3: |
| 217 | val = 66666666; |
| 218 | break; |
| 219 | case 4: |
| 220 | val = 83000000; |
| 221 | break; |
| 222 | case 5: |
| 223 | val = 100000000; |
| 224 | break; |
| 225 | case 6: |
| 226 | val = 133333333; |
| 227 | break; |
| 228 | case 7: |
| 229 | val = 166666666; |
| 230 | break; |
| 231 | } |
| 232 | |
| 233 | return val; |
| 234 | } |
| 235 | |
Andy Fleming | 063c126 | 2011-04-08 02:10:54 -0500 | [diff] [blame] | 236 | |
| 237 | #define MIIM_CIS8204_SLED_CON 0x1b |
| 238 | #define MIIM_CIS8204_SLEDCON_INIT 0x1115 |
| 239 | /* |
| 240 | * Hack to write all 4 PHYs with the LED values |
| 241 | */ |
| 242 | int board_phy_config(struct phy_device *phydev) |
| 243 | { |
| 244 | static int do_once; |
| 245 | uint phyid; |
| 246 | struct mii_dev *bus = phydev->bus; |
| 247 | |
Troy Kisky | 9fafe7d | 2012-02-07 14:08:49 +0000 | [diff] [blame] | 248 | if (phydev->drv->config) |
| 249 | phydev->drv->config(phydev); |
Andy Fleming | 063c126 | 2011-04-08 02:10:54 -0500 | [diff] [blame] | 250 | if (do_once) |
| 251 | return 0; |
| 252 | |
| 253 | for (phyid = 0; phyid < 4; phyid++) |
| 254 | bus->write(bus, phyid, MDIO_DEVAD_NONE, MIIM_CIS8204_SLED_CON, |
| 255 | MIIM_CIS8204_SLEDCON_INIT); |
| 256 | |
| 257 | do_once = 1; |
| 258 | |
| 259 | return 0; |
| 260 | } |
| 261 | |
| 262 | |
Andy Fleming | 216f2a7 | 2008-08-31 16:33:29 -0500 | [diff] [blame] | 263 | int board_eth_init(bd_t *bis) |
| 264 | { |
Ben Warren | 0b252f5 | 2008-08-31 21:41:08 -0700 | [diff] [blame] | 265 | #ifdef CONFIG_TSEC_ENET |
Andy Fleming | 063c126 | 2011-04-08 02:10:54 -0500 | [diff] [blame] | 266 | struct fsl_pq_mdio_info mdio_info; |
Andy Fleming | 216f2a7 | 2008-08-31 16:33:29 -0500 | [diff] [blame] | 267 | struct tsec_info_struct tsec_info[2]; |
Andy Fleming | 216f2a7 | 2008-08-31 16:33:29 -0500 | [diff] [blame] | 268 | int num = 0; |
| 269 | |
| 270 | #ifdef CONFIG_TSEC1 |
| 271 | SET_STD_TSEC_INFO(tsec_info[num], 1); |
Kumar Gala | 058d7dc | 2010-12-16 14:28:06 -0600 | [diff] [blame] | 272 | if (is_serdes_configured(SGMII_TSEC1)) { |
| 273 | puts("eTSEC1 is in sgmii mode.\n"); |
Andy Fleming | 216f2a7 | 2008-08-31 16:33:29 -0500 | [diff] [blame] | 274 | tsec_info[num].flags |= TSEC_SGMII; |
Kumar Gala | 058d7dc | 2010-12-16 14:28:06 -0600 | [diff] [blame] | 275 | } |
Andy Fleming | 216f2a7 | 2008-08-31 16:33:29 -0500 | [diff] [blame] | 276 | num++; |
| 277 | #endif |
| 278 | #ifdef CONFIG_TSEC3 |
| 279 | SET_STD_TSEC_INFO(tsec_info[num], 3); |
Kumar Gala | 058d7dc | 2010-12-16 14:28:06 -0600 | [diff] [blame] | 280 | if (is_serdes_configured(SGMII_TSEC3)) { |
| 281 | puts("eTSEC3 is in sgmii mode.\n"); |
Andy Fleming | 216f2a7 | 2008-08-31 16:33:29 -0500 | [diff] [blame] | 282 | tsec_info[num].flags |= TSEC_SGMII; |
Kumar Gala | 058d7dc | 2010-12-16 14:28:06 -0600 | [diff] [blame] | 283 | } |
Andy Fleming | 216f2a7 | 2008-08-31 16:33:29 -0500 | [diff] [blame] | 284 | num++; |
| 285 | #endif |
| 286 | |
| 287 | if (!num) { |
| 288 | printf("No TSECs initialized\n"); |
| 289 | |
| 290 | return 0; |
| 291 | } |
| 292 | |
Kumar Gala | 058d7dc | 2010-12-16 14:28:06 -0600 | [diff] [blame] | 293 | if (is_serdes_configured(SGMII_TSEC1) || |
| 294 | is_serdes_configured(SGMII_TSEC3)) { |
Andy Fleming | 216f2a7 | 2008-08-31 16:33:29 -0500 | [diff] [blame] | 295 | fsl_sgmii_riser_init(tsec_info, num); |
Kumar Gala | 058d7dc | 2010-12-16 14:28:06 -0600 | [diff] [blame] | 296 | } |
Andy Fleming | 216f2a7 | 2008-08-31 16:33:29 -0500 | [diff] [blame] | 297 | |
Andy Fleming | 063c126 | 2011-04-08 02:10:54 -0500 | [diff] [blame] | 298 | mdio_info.regs = (struct tsec_mii_mng *)CONFIG_SYS_MDIO_BASE_ADDR; |
| 299 | mdio_info.name = DEFAULT_MII_NAME; |
| 300 | fsl_pq_mdio_init(bis, &mdio_info); |
Andy Fleming | 216f2a7 | 2008-08-31 16:33:29 -0500 | [diff] [blame] | 301 | |
| 302 | tsec_eth_init(bis, tsec_info, num); |
Andy Fleming | 216f2a7 | 2008-08-31 16:33:29 -0500 | [diff] [blame] | 303 | #endif |
Ben Warren | 0b252f5 | 2008-08-31 21:41:08 -0700 | [diff] [blame] | 304 | return pci_eth_init(bis); |
| 305 | } |
Andy Fleming | 216f2a7 | 2008-08-31 16:33:29 -0500 | [diff] [blame] | 306 | |
Kumar Gala | addce57 | 2007-11-26 17:12:24 -0600 | [diff] [blame] | 307 | #if defined(CONFIG_OF_BOARD_SETUP) |
Simon Glass | e895a4b | 2014-10-23 18:58:47 -0600 | [diff] [blame^] | 308 | int ft_board_setup(void *blob, bd_t *bd) |
Jon Loeliger | 25d83d7 | 2007-04-11 16:51:02 -0500 | [diff] [blame] | 309 | { |
Wolfgang Denk | 2f15278 | 2007-05-05 18:23:11 +0200 | [diff] [blame] | 310 | ft_cpu_setup(blob, bd); |
Jon Loeliger | 25d83d7 | 2007-04-11 16:51:02 -0500 | [diff] [blame] | 311 | |
Kumar Gala | 6525d51 | 2010-07-08 22:37:44 -0500 | [diff] [blame] | 312 | FT_FSL_PCI_SETUP; |
Kumar Gala | 2dba0de | 2008-10-21 08:28:33 -0500 | [diff] [blame] | 313 | |
Andy Fleming | feede8b | 2008-12-05 20:10:22 -0600 | [diff] [blame] | 314 | #ifdef CONFIG_FSL_SGMII_RISER |
| 315 | fsl_sgmii_riser_fdt_fixup(blob); |
| 316 | #endif |
Simon Glass | e895a4b | 2014-10-23 18:58:47 -0600 | [diff] [blame^] | 317 | |
| 318 | return 0; |
Jon Loeliger | 25d83d7 | 2007-04-11 16:51:02 -0500 | [diff] [blame] | 319 | } |
| 320 | #endif |