blob: d6095d6f674c8265765c382264ac3fd5c87a4eef [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Marek Vasut427c75d2018-01-17 17:14:45 +01002/*
3 * r8a7791/r8a7743 processor support - PFC hardware block.
4 *
5 * Copyright (C) 2013 Renesas Electronics Corporation
6 * Copyright (C) 2014-2017 Cogent Embedded, Inc.
Marek Vasut427c75d2018-01-17 17:14:45 +01007 */
8
9#include <common.h>
10#include <dm.h>
11#include <errno.h>
12#include <dm/pinctrl.h>
13#include <linux/kernel.h>
14
15#include "sh_pfc.h"
16
17/*
18 * Pins 0-23 assigned to GPIO bank 6 can be used for SD interfaces in
19 * which case they support both 3.3V and 1.8V signalling.
20 */
21#define CPU_ALL_PORT(fn, sfx) \
22 PORT_GP_32(0, fn, sfx), \
23 PORT_GP_26(1, fn, sfx), \
24 PORT_GP_32(2, fn, sfx), \
25 PORT_GP_32(3, fn, sfx), \
26 PORT_GP_32(4, fn, sfx), \
27 PORT_GP_32(5, fn, sfx), \
28 PORT_GP_CFG_24(6, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE), \
29 PORT_GP_1(6, 24, fn, sfx), \
30 PORT_GP_1(6, 25, fn, sfx), \
31 PORT_GP_1(6, 26, fn, sfx), \
32 PORT_GP_1(6, 27, fn, sfx), \
33 PORT_GP_1(6, 28, fn, sfx), \
34 PORT_GP_1(6, 29, fn, sfx), \
35 PORT_GP_1(6, 30, fn, sfx), \
36 PORT_GP_1(6, 31, fn, sfx), \
37 PORT_GP_26(7, fn, sfx)
38
39enum {
40 PINMUX_RESERVED = 0,
41
42 PINMUX_DATA_BEGIN,
43 GP_ALL(DATA),
44 PINMUX_DATA_END,
45
46 PINMUX_FUNCTION_BEGIN,
47 GP_ALL(FN),
48
49 /* GPSR0 */
50 FN_IP0_0, FN_IP0_1, FN_IP0_2, FN_IP0_3, FN_IP0_4, FN_IP0_5,
51 FN_IP0_6, FN_IP0_7, FN_IP0_8, FN_IP0_9, FN_IP0_10, FN_IP0_11,
52 FN_IP0_12, FN_IP0_13, FN_IP0_14, FN_IP0_15, FN_IP0_18_16, FN_IP0_20_19,
53 FN_IP0_22_21, FN_IP0_24_23, FN_IP0_26_25, FN_IP0_28_27, FN_IP0_30_29,
54 FN_IP1_1_0, FN_IP1_3_2, FN_IP1_5_4, FN_IP1_7_6, FN_IP1_10_8,
55 FN_IP1_13_11, FN_IP1_16_14, FN_IP1_19_17, FN_IP1_22_20,
56
57 /* GPSR1 */
58 FN_IP1_25_23, FN_IP1_28_26, FN_IP1_31_29, FN_IP2_2_0, FN_IP2_4_3,
59 FN_IP2_6_5, FN_IP2_9_7, FN_IP2_12_10, FN_IP2_15_13, FN_IP2_18_16,
60 FN_IP2_20_19, FN_IP2_22_21, FN_EX_CS0_N, FN_IP2_24_23, FN_IP2_26_25,
61 FN_IP2_29_27, FN_IP3_2_0, FN_IP3_5_3, FN_IP3_8_6, FN_RD_N,
62 FN_IP3_11_9, FN_IP3_13_12, FN_IP3_15_14 , FN_IP3_17_16 , FN_IP3_19_18,
63 FN_IP3_21_20,
64
65 /* GPSR2 */
66 FN_IP3_27_25, FN_IP3_30_28, FN_IP4_1_0, FN_IP4_4_2, FN_IP4_7_5,
67 FN_IP4_9_8, FN_IP4_12_10, FN_IP4_15_13, FN_IP4_18_16, FN_IP4_19,
68 FN_IP4_20, FN_IP4_21, FN_IP4_23_22, FN_IP4_25_24, FN_IP4_27_26,
69 FN_IP4_30_28, FN_IP5_2_0, FN_IP5_5_3, FN_IP5_8_6, FN_IP5_11_9,
70 FN_IP5_14_12, FN_IP5_16_15, FN_IP5_19_17, FN_IP5_21_20, FN_IP5_23_22,
71 FN_IP5_25_24, FN_IP5_28_26, FN_IP5_31_29, FN_AUDIO_CLKA, FN_IP6_2_0,
72 FN_IP6_5_3, FN_IP6_7_6,
73
74 /* GPSR3 */
75 FN_IP7_5_3, FN_IP7_8_6, FN_IP7_10_9, FN_IP7_12_11, FN_IP7_14_13,
76 FN_IP7_16_15, FN_IP7_18_17, FN_IP7_20_19, FN_IP7_23_21, FN_IP7_26_24,
77 FN_IP7_29_27, FN_IP8_2_0, FN_IP8_5_3, FN_IP8_8_6, FN_IP8_11_9,
78 FN_IP8_14_12, FN_IP8_17_15, FN_IP8_20_18, FN_IP8_23_21, FN_IP8_25_24,
79 FN_IP8_27_26, FN_IP8_30_28, FN_IP9_2_0, FN_IP9_5_3, FN_IP9_6, FN_IP9_7,
80 FN_IP9_10_8, FN_IP9_11, FN_IP9_12, FN_IP9_15_13, FN_IP9_16,
81 FN_IP9_18_17,
82
83 /* GPSR4 */
84 FN_VI0_CLK, FN_IP9_20_19, FN_IP9_22_21, FN_IP9_24_23, FN_IP9_26_25,
85 FN_VI0_DATA0_VI0_B0, FN_VI0_DATA1_VI0_B1, FN_VI0_DATA2_VI0_B2,
86 FN_IP9_28_27, FN_VI0_DATA4_VI0_B4, FN_VI0_DATA5_VI0_B5,
87 FN_VI0_DATA6_VI0_B6, FN_VI0_DATA7_VI0_B7, FN_IP9_31_29, FN_IP10_2_0,
88 FN_IP10_5_3, FN_IP10_8_6, FN_IP10_11_9, FN_IP10_14_12, FN_IP10_16_15,
89 FN_IP10_18_17, FN_IP10_21_19, FN_IP10_24_22, FN_IP10_26_25,
90 FN_IP10_28_27, FN_IP10_31_29, FN_IP11_2_0, FN_IP11_5_3, FN_IP11_8_6,
91 FN_IP15_1_0, FN_IP15_3_2, FN_IP15_5_4,
92
93 /* GPSR5 */
94 FN_IP11_11_9, FN_IP11_14_12, FN_IP11_16_15, FN_IP11_18_17, FN_IP11_19,
95 FN_IP11_20, FN_IP11_21, FN_IP11_22, FN_IP11_23, FN_IP11_24,
96 FN_IP11_25, FN_IP11_26, FN_IP11_27, FN_IP11_29_28, FN_IP11_31_30,
97 FN_IP12_1_0, FN_IP12_3_2, FN_IP12_6_4, FN_IP12_9_7, FN_IP12_12_10,
98 FN_IP12_15_13, FN_IP12_17_16, FN_IP12_19_18, FN_IP12_21_20,
99 FN_IP12_23_22, FN_IP12_26_24, FN_IP12_29_27, FN_IP13_2_0, FN_IP13_4_3,
100 FN_IP13_6_5, FN_IP13_9_7, FN_IP3_24_22,
101
102 /* GPSR6 */
103 FN_IP13_10, FN_IP13_11, FN_IP13_12, FN_IP13_13, FN_IP13_14,
104 FN_IP13_15, FN_IP13_18_16, FN_IP13_21_19,
105 FN_IP13_22, FN_IP13_24_23, FN_SD1_CLK,
106 FN_IP13_25, FN_IP13_26, FN_IP13_27, FN_IP13_30_28, FN_IP14_1_0,
107 FN_IP14_2, FN_IP14_3, FN_IP14_4, FN_IP14_5, FN_IP14_6, FN_IP14_7,
108 FN_IP14_10_8, FN_IP14_13_11, FN_IP14_16_14, FN_IP14_19_17,
109 FN_IP14_22_20, FN_IP14_25_23, FN_IP14_28_26, FN_IP14_31_29,
110 FN_USB1_OVC, FN_DU0_DOTCLKIN,
111
112 /* GPSR7 */
113 FN_IP15_17_15, FN_IP15_20_18, FN_IP15_23_21, FN_IP15_26_24,
114 FN_IP15_29_27, FN_IP16_2_0, FN_IP16_5_3, FN_IP16_7_6, FN_IP16_9_8,
115 FN_IP16_11_10, FN_IP6_9_8, FN_IP6_11_10, FN_IP6_13_12, FN_IP6_15_14,
116 FN_IP6_18_16, FN_IP6_20_19, FN_IP6_23_21, FN_IP6_26_24, FN_IP6_29_27,
117 FN_IP7_2_0, FN_IP15_8_6, FN_IP15_11_9, FN_IP15_14_12,
118 FN_USB0_PWEN, FN_USB0_OVC, FN_USB1_PWEN,
119
120 /* IPSR0 */
121 FN_D0, FN_D1, FN_D2, FN_D3, FN_D4, FN_D5, FN_D6, FN_D7, FN_D8,
122 FN_D9, FN_D10, FN_D11, FN_D12, FN_D13, FN_D14, FN_D15,
123 FN_A0, FN_ATAWR0_N_C, FN_MSIOF0_SCK_B, FN_I2C0_SCL_C, FN_PWM2_B,
124 FN_A1, FN_MSIOF0_SYNC_B, FN_A2, FN_MSIOF0_SS1_B,
125 FN_A3, FN_MSIOF0_SS2_B, FN_A4, FN_MSIOF0_TXD_B,
126 FN_A5, FN_MSIOF0_RXD_B, FN_A6, FN_MSIOF1_SCK,
127
128 /* IPSR1 */
129 FN_A7, FN_MSIOF1_SYNC, FN_A8, FN_MSIOF1_SS1, FN_I2C0_SCL,
130 FN_A9, FN_MSIOF1_SS2, FN_I2C0_SDA,
131 FN_A10, FN_MSIOF1_TXD, FN_MSIOF1_TXD_D,
132 FN_A11, FN_MSIOF1_RXD, FN_I2C3_SCL_D, FN_MSIOF1_RXD_D,
133 FN_A12, FN_FMCLK, FN_I2C3_SDA_D, FN_MSIOF1_SCK_D,
134 FN_A13, FN_ATAG0_N_C, FN_BPFCLK, FN_MSIOF1_SS1_D,
135 FN_A14, FN_ATADIR0_N_C, FN_FMIN, FN_FMIN_C, FN_MSIOF1_SYNC_D,
136 FN_A15, FN_BPFCLK_C,
137 FN_A16, FN_DREQ2_B, FN_FMCLK_C, FN_SCIFA1_SCK_B,
138 FN_A17, FN_DACK2_B, FN_I2C0_SDA_C,
139 FN_A18, FN_DREQ1, FN_SCIFA1_RXD_C, FN_SCIFB1_RXD_C,
140
141 /* IPSR2 */
142 FN_A19, FN_DACK1, FN_SCIFA1_TXD_C, FN_SCIFB1_TXD_C, FN_SCIFB1_SCK_B,
143 FN_A20, FN_SPCLK,
144 FN_A21, FN_ATAWR0_N_B, FN_MOSI_IO0,
145 FN_A22, FN_MISO_IO1, FN_FMCLK_B, FN_TX0, FN_SCIFA0_TXD,
146 FN_A23, FN_IO2, FN_BPFCLK_B, FN_RX0, FN_SCIFA0_RXD,
147 FN_A24, FN_DREQ2, FN_IO3, FN_TX1, FN_SCIFA1_TXD,
148 FN_A25, FN_DACK2, FN_SSL, FN_DREQ1_C, FN_RX1, FN_SCIFA1_RXD,
149 FN_CS0_N, FN_ATAG0_N_B, FN_I2C1_SCL,
150 FN_CS1_N_A26, FN_ATADIR0_N_B, FN_I2C1_SDA,
151 FN_EX_CS1_N, FN_MSIOF2_SCK,
152 FN_EX_CS2_N, FN_ATAWR0_N, FN_MSIOF2_SYNC,
153 FN_EX_CS3_N, FN_ATADIR0_N, FN_MSIOF2_TXD, FN_ATAG0_N, FN_EX_WAIT1,
154
155 /* IPSR3 */
156 FN_EX_CS4_N, FN_ATARD0_N, FN_MSIOF2_RXD, FN_EX_WAIT2,
157 FN_EX_CS5_N, FN_ATACS00_N, FN_MSIOF2_SS1, FN_HRX1_B,
158 FN_SCIFB1_RXD_B, FN_PWM1, FN_TPU_TO1,
159 FN_BS_N, FN_ATACS10_N, FN_MSIOF2_SS2, FN_HTX1_B,
160 FN_SCIFB1_TXD_B, FN_PWM2, FN_TPU_TO2,
161 FN_RD_WR_N, FN_HRX2_B, FN_FMIN_B, FN_SCIFB0_RXD_B, FN_DREQ1_D,
162 FN_WE0_N, FN_HCTS2_N_B, FN_SCIFB0_TXD_B,
163 FN_WE1_N, FN_ATARD0_N_B, FN_HTX2_B, FN_SCIFB0_RTS_N_B,
164 FN_EX_WAIT0, FN_HRTS2_N_B, FN_SCIFB0_CTS_N_B,
165 FN_DREQ0, FN_PWM3, FN_TPU_TO3,
166 FN_DACK0, FN_DRACK0, FN_REMOCON,
167 FN_SPEEDIN, FN_HSCK0_C, FN_HSCK2_C, FN_SCIFB0_SCK_B,
168 FN_SCIFB2_SCK_B, FN_DREQ2_C, FN_HTX2_D,
169 FN_SSI_SCK0129, FN_HRX0_C, FN_HRX2_C, FN_SCIFB0_RXD_C, FN_SCIFB2_RXD_C,
170 FN_SSI_WS0129, FN_HTX0_C, FN_HTX2_C, FN_SCIFB0_TXD_C, FN_SCIFB2_TXD_C,
171
172 /* IPSR4 */
173 FN_SSI_SDATA0, FN_I2C0_SCL_B, FN_IIC0_SCL_B, FN_MSIOF2_SCK_C,
174 FN_SSI_SCK1, FN_I2C0_SDA_B, FN_IIC0_SDA_B, FN_MSIOF2_SYNC_C,
175 FN_GLO_I0_D,
176 FN_SSI_WS1, FN_I2C1_SCL_B, FN_IIC1_SCL_B, FN_MSIOF2_TXD_C, FN_GLO_I1_D,
177 FN_SSI_SDATA1, FN_I2C1_SDA_B, FN_IIC1_SDA_B, FN_MSIOF2_RXD_C,
178 FN_SSI_SCK2, FN_I2C2_SCL, FN_GPS_CLK_B, FN_GLO_Q0_D, FN_HSCK1_E,
179 FN_SSI_WS2, FN_I2C2_SDA, FN_GPS_SIGN_B, FN_RX2_E,
180 FN_GLO_Q1_D, FN_HCTS1_N_E,
181 FN_SSI_SDATA2, FN_GPS_MAG_B, FN_TX2_E, FN_HRTS1_N_E,
182 FN_SSI_SCK34, FN_SSI_WS34, FN_SSI_SDATA3,
183 FN_SSI_SCK4, FN_GLO_SS_D,
184 FN_SSI_WS4, FN_GLO_RFON_D,
185 FN_SSI_SDATA4, FN_MSIOF2_SCK_D,
186 FN_SSI_SCK5, FN_MSIOF1_SCK_C, FN_TS_SDATA0, FN_GLO_I0,
187 FN_MSIOF2_SYNC_D, FN_VI1_R2_B,
188
189 /* IPSR5 */
190 FN_SSI_WS5, FN_MSIOF1_SYNC_C, FN_TS_SCK0, FN_GLO_I1,
191 FN_MSIOF2_TXD_D, FN_VI1_R3_B,
192 FN_SSI_SDATA5, FN_MSIOF1_TXD_C, FN_TS_SDEN0, FN_GLO_Q0,
193 FN_MSIOF2_SS1_D, FN_VI1_R4_B,
194 FN_SSI_SCK6, FN_MSIOF1_RXD_C, FN_TS_SPSYNC0, FN_GLO_Q1,
195 FN_MSIOF2_RXD_D, FN_VI1_R5_B,
196 FN_SSI_WS6, FN_GLO_SCLK, FN_MSIOF2_SS2_D, FN_VI1_R6_B,
197 FN_SSI_SDATA6, FN_STP_IVCXO27_0_B, FN_GLO_SDATA, FN_VI1_R7_B,
198 FN_SSI_SCK78, FN_STP_ISCLK_0_B, FN_GLO_SS,
199 FN_SSI_WS78, FN_TX0_D, FN_STP_ISD_0_B, FN_GLO_RFON,
200 FN_SSI_SDATA7, FN_RX0_D, FN_STP_ISEN_0_B,
201 FN_SSI_SDATA8, FN_TX1_D, FN_STP_ISSYNC_0_B,
202 FN_SSI_SCK9, FN_RX1_D, FN_GLO_SCLK_D,
203 FN_SSI_WS9, FN_TX3_D, FN_CAN0_TX_D, FN_GLO_SDATA_D,
204 FN_SSI_SDATA9, FN_RX3_D, FN_CAN0_RX_D,
205
206 /* IPSR6 */
207 FN_AUDIO_CLKB, FN_STP_OPWM_0_B, FN_MSIOF1_SCK_B,
208 FN_SCIF_CLK, FN_DVC_MUTE, FN_BPFCLK_E,
209 FN_AUDIO_CLKC, FN_SCIFB0_SCK_C, FN_MSIOF1_SYNC_B, FN_RX2,
210 FN_SCIFA2_RXD, FN_FMIN_E,
211 FN_AUDIO_CLKOUT, FN_MSIOF1_SS1_B, FN_TX2, FN_SCIFA2_TXD,
212 FN_IRQ0, FN_SCIFB1_RXD_D, FN_INTC_IRQ0_N,
213 FN_IRQ1, FN_SCIFB1_SCK_C, FN_INTC_IRQ1_N,
214 FN_IRQ2, FN_SCIFB1_TXD_D, FN_INTC_IRQ2_N,
215 FN_IRQ3, FN_I2C4_SCL_C, FN_MSIOF2_TXD_E, FN_INTC_IRQ3_N,
216 FN_IRQ4, FN_HRX1_C, FN_I2C4_SDA_C, FN_MSIOF2_RXD_E, FN_INTC_IRQ4_N,
217 FN_IRQ5, FN_HTX1_C, FN_I2C1_SCL_E, FN_MSIOF2_SCK_E,
218 FN_IRQ6, FN_HSCK1_C, FN_MSIOF1_SS2_B, FN_I2C1_SDA_E, FN_MSIOF2_SYNC_E,
219 FN_IRQ7, FN_HCTS1_N_C, FN_MSIOF1_TXD_B, FN_GPS_CLK_C, FN_GPS_CLK_D,
220 FN_IRQ8, FN_HRTS1_N_C, FN_MSIOF1_RXD_B, FN_GPS_SIGN_C, FN_GPS_SIGN_D,
221
222 /* IPSR7 */
223 FN_IRQ9, FN_DU1_DOTCLKIN_B, FN_CAN_CLK_D, FN_GPS_MAG_C,
224 FN_SCIF_CLK_B, FN_GPS_MAG_D,
225 FN_DU1_DR0, FN_LCDOUT0, FN_VI1_DATA0_B, FN_TX0_B,
226 FN_SCIFA0_TXD_B, FN_MSIOF2_SCK_B,
227 FN_DU1_DR1, FN_LCDOUT1, FN_VI1_DATA1_B, FN_RX0_B,
228 FN_SCIFA0_RXD_B, FN_MSIOF2_SYNC_B,
229 FN_DU1_DR2, FN_LCDOUT2, FN_SSI_SCK0129_B,
230 FN_DU1_DR3, FN_LCDOUT3, FN_SSI_WS0129_B,
231 FN_DU1_DR4, FN_LCDOUT4, FN_SSI_SDATA0_B,
232 FN_DU1_DR5, FN_LCDOUT5, FN_SSI_SCK1_B,
233 FN_DU1_DR6, FN_LCDOUT6, FN_SSI_WS1_B,
234 FN_DU1_DR7, FN_LCDOUT7, FN_SSI_SDATA1_B,
235 FN_DU1_DG0, FN_LCDOUT8, FN_VI1_DATA2_B, FN_TX1_B,
236 FN_SCIFA1_TXD_B, FN_MSIOF2_SS1_B,
237 FN_DU1_DG1, FN_LCDOUT9, FN_VI1_DATA3_B, FN_RX1_B,
238 FN_SCIFA1_RXD_B, FN_MSIOF2_SS2_B,
239 FN_DU1_DG2, FN_LCDOUT10, FN_VI1_DATA4_B, FN_SCIF1_SCK_B,
240 FN_SCIFA1_SCK, FN_SSI_SCK78_B,
241
242 /* IPSR8 */
243 FN_DU1_DG3, FN_LCDOUT11, FN_VI1_DATA5_B, FN_SSI_WS78_B,
244 FN_DU1_DG4, FN_LCDOUT12, FN_VI1_DATA6_B, FN_HRX0_B,
245 FN_SCIFB2_RXD_B, FN_SSI_SDATA7_B,
246 FN_DU1_DG5, FN_LCDOUT13, FN_VI1_DATA7_B, FN_HCTS0_N_B,
247 FN_SCIFB2_TXD_B, FN_SSI_SDATA8_B,
248 FN_DU1_DG6, FN_LCDOUT14, FN_HRTS0_N_B,
249 FN_SCIFB2_CTS_N_B, FN_SSI_SCK9_B,
250 FN_DU1_DG7, FN_LCDOUT15, FN_HTX0_B, FN_SCIFB2_RTS_N_B, FN_SSI_WS9_B,
251 FN_DU1_DB0, FN_LCDOUT16, FN_VI1_CLK_B, FN_TX2_B,
252 FN_SCIFA2_TXD_B, FN_MSIOF2_TXD_B,
253 FN_DU1_DB1, FN_LCDOUT17, FN_VI1_HSYNC_N_B, FN_RX2_B,
254 FN_SCIFA2_RXD_B, FN_MSIOF2_RXD_B,
255 FN_DU1_DB2, FN_LCDOUT18, FN_VI1_VSYNC_N_B, FN_SCIF2_SCK_B,
256 FN_SCIFA2_SCK, FN_SSI_SDATA9_B,
257 FN_DU1_DB3, FN_LCDOUT19, FN_VI1_CLKENB_B,
258 FN_DU1_DB4, FN_LCDOUT20, FN_VI1_FIELD_B, FN_CAN1_RX,
259 FN_DU1_DB5, FN_LCDOUT21, FN_TX3, FN_SCIFA3_TXD, FN_CAN1_TX,
260
261 /* IPSR9 */
262 FN_DU1_DB6, FN_LCDOUT22, FN_I2C3_SCL_C, FN_RX3, FN_SCIFA3_RXD,
263 FN_DU1_DB7, FN_LCDOUT23, FN_I2C3_SDA_C, FN_SCIF3_SCK, FN_SCIFA3_SCK,
264 FN_DU1_DOTCLKIN, FN_QSTVA_QVS,
265 FN_DU1_DOTCLKOUT0, FN_QCLK,
266 FN_DU1_DOTCLKOUT1, FN_QSTVB_QVE, FN_CAN0_TX,
267 FN_TX3_B, FN_I2C2_SCL_B, FN_PWM4,
268 FN_DU1_EXHSYNC_DU1_HSYNC, FN_QSTH_QHS,
269 FN_DU1_EXVSYNC_DU1_VSYNC, FN_QSTB_QHE,
270 FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, FN_QCPV_QDE,
271 FN_CAN0_RX, FN_RX3_B, FN_I2C2_SDA_B,
272 FN_DU1_DISP, FN_QPOLA,
273 FN_DU1_CDE, FN_QPOLB, FN_PWM4_B,
274 FN_VI0_CLKENB, FN_TX4, FN_SCIFA4_TXD, FN_TS_SDATA0_D,
275 FN_VI0_FIELD, FN_RX4, FN_SCIFA4_RXD, FN_TS_SCK0_D,
276 FN_VI0_HSYNC_N, FN_TX5, FN_SCIFA5_TXD, FN_TS_SDEN0_D,
277 FN_VI0_VSYNC_N, FN_RX5, FN_SCIFA5_RXD, FN_TS_SPSYNC0_D,
278 FN_VI0_DATA3_VI0_B3, FN_SCIF3_SCK_B, FN_SCIFA3_SCK_B,
279 FN_VI0_G0, FN_IIC1_SCL, FN_STP_IVCXO27_0_C, FN_I2C4_SCL,
280 FN_HCTS2_N, FN_SCIFB2_CTS_N, FN_ATAWR1_N,
281
282 /* IPSR10 */
283 FN_VI0_G1, FN_IIC1_SDA, FN_STP_ISCLK_0_C, FN_I2C4_SDA,
284 FN_HRTS2_N, FN_SCIFB2_RTS_N, FN_ATADIR1_N,
285 FN_VI0_G2, FN_VI2_HSYNC_N, FN_STP_ISD_0_C, FN_I2C3_SCL_B,
286 FN_HSCK2, FN_SCIFB2_SCK, FN_ATARD1_N,
287 FN_VI0_G3, FN_VI2_VSYNC_N, FN_STP_ISEN_0_C, FN_I2C3_SDA_B,
288 FN_HRX2, FN_SCIFB2_RXD, FN_ATACS01_N,
289 FN_VI0_G4, FN_VI2_CLKENB, FN_STP_ISSYNC_0_C,
290 FN_HTX2, FN_SCIFB2_TXD, FN_SCIFB0_SCK_D,
291 FN_VI0_G5, FN_VI2_FIELD, FN_STP_OPWM_0_C, FN_FMCLK_D,
292 FN_CAN0_TX_E, FN_HTX1_D, FN_SCIFB0_TXD_D,
293 FN_VI0_G6, FN_VI2_CLK, FN_BPFCLK_D,
294 FN_VI0_G7, FN_VI2_DATA0, FN_FMIN_D,
295 FN_VI0_R0, FN_VI2_DATA1, FN_GLO_I0_B,
296 FN_TS_SDATA0_C, FN_ATACS11_N,
297 FN_VI0_R1, FN_VI2_DATA2, FN_GLO_I1_B,
298 FN_TS_SCK0_C, FN_ATAG1_N,
299 FN_VI0_R2, FN_VI2_DATA3, FN_GLO_Q0_B, FN_TS_SDEN0_C,
300 FN_VI0_R3, FN_VI2_DATA4, FN_GLO_Q1_B, FN_TS_SPSYNC0_C,
301 FN_VI0_R4, FN_VI2_DATA5, FN_GLO_SCLK_B, FN_TX0_C, FN_I2C1_SCL_D,
302
303 /* IPSR11 */
304 FN_VI0_R5, FN_VI2_DATA6, FN_GLO_SDATA_B, FN_RX0_C, FN_I2C1_SDA_D,
305 FN_VI0_R6, FN_VI2_DATA7, FN_GLO_SS_B, FN_TX1_C, FN_I2C4_SCL_B,
306 FN_VI0_R7, FN_GLO_RFON_B, FN_RX1_C, FN_CAN0_RX_E,
307 FN_I2C4_SDA_B, FN_HRX1_D, FN_SCIFB0_RXD_D,
308 FN_VI1_HSYNC_N, FN_AVB_RXD0, FN_TS_SDATA0_B, FN_TX4_B, FN_SCIFA4_TXD_B,
309 FN_VI1_VSYNC_N, FN_AVB_RXD1, FN_TS_SCK0_B, FN_RX4_B, FN_SCIFA4_RXD_B,
310 FN_VI1_CLKENB, FN_AVB_RXD2, FN_TS_SDEN0_B,
311 FN_VI1_FIELD, FN_AVB_RXD3, FN_TS_SPSYNC0_B,
312 FN_VI1_CLK, FN_AVB_RXD4, FN_VI1_DATA0, FN_AVB_RXD5,
313 FN_VI1_DATA1, FN_AVB_RXD6, FN_VI1_DATA2, FN_AVB_RXD7,
314 FN_VI1_DATA3, FN_AVB_RX_ER, FN_VI1_DATA4, FN_AVB_MDIO,
315 FN_VI1_DATA5, FN_AVB_RX_DV, FN_VI1_DATA6, FN_AVB_MAGIC,
316 FN_VI1_DATA7, FN_AVB_MDC,
317 FN_ETH_MDIO, FN_AVB_RX_CLK, FN_I2C2_SCL_C,
318 FN_ETH_CRS_DV, FN_AVB_LINK, FN_I2C2_SDA_C,
319
320 /* IPSR12 */
321 FN_ETH_RX_ER, FN_AVB_CRS, FN_I2C3_SCL, FN_IIC0_SCL,
322 FN_ETH_RXD0, FN_AVB_PHY_INT, FN_I2C3_SDA, FN_IIC0_SDA,
323 FN_ETH_RXD1, FN_AVB_GTXREFCLK, FN_CAN0_TX_C,
324 FN_I2C2_SCL_D, FN_MSIOF1_RXD_E,
325 FN_ETH_LINK, FN_AVB_TXD0, FN_CAN0_RX_C, FN_I2C2_SDA_D, FN_MSIOF1_SCK_E,
326 FN_ETH_REFCLK, FN_AVB_TXD1, FN_SCIFA3_RXD_B,
327 FN_CAN1_RX_C, FN_MSIOF1_SYNC_E,
328 FN_ETH_TXD1, FN_AVB_TXD2, FN_SCIFA3_TXD_B,
329 FN_CAN1_TX_C, FN_MSIOF1_TXD_E,
330 FN_ETH_TX_EN, FN_AVB_TXD3, FN_TCLK1_B, FN_CAN_CLK_B,
331 FN_ETH_MAGIC, FN_AVB_TXD4, FN_IETX_C,
332 FN_ETH_TXD0, FN_AVB_TXD5, FN_IECLK_C,
333 FN_ETH_MDC, FN_AVB_TXD6, FN_IERX_C,
334 FN_STP_IVCXO27_0, FN_AVB_TXD7, FN_SCIFB2_TXD_D,
335 FN_ADIDATA_B, FN_MSIOF0_SYNC_C,
336 FN_STP_ISCLK_0, FN_AVB_TX_EN, FN_SCIFB2_RXD_D,
337 FN_ADICS_SAMP_B, FN_MSIOF0_SCK_C,
338
339 /* IPSR13 */
340 FN_STP_ISD_0, FN_AVB_TX_ER, FN_SCIFB2_SCK_C,
341 FN_ADICLK_B, FN_MSIOF0_SS1_C,
342 FN_STP_ISEN_0, FN_AVB_TX_CLK, FN_ADICHS0_B, FN_MSIOF0_SS2_C,
343 FN_STP_ISSYNC_0, FN_AVB_COL, FN_ADICHS1_B, FN_MSIOF0_RXD_C,
344 FN_STP_OPWM_0, FN_AVB_GTX_CLK, FN_PWM0_B,
345 FN_ADICHS2_B, FN_MSIOF0_TXD_C,
346 FN_SD0_CLK, FN_SPCLK_B, FN_SD0_CMD, FN_MOSI_IO0_B,
347 FN_SD0_DATA0, FN_MISO_IO1_B, FN_SD0_DATA1, FN_IO2_B,
348 FN_SD0_DATA2, FN_IO3_B, FN_SD0_DATA3, FN_SSL_B,
349 FN_SD0_CD, FN_MMC_D6_B, FN_SIM0_RST_B, FN_CAN0_RX_F,
350 FN_SCIFA5_TXD_B, FN_TX3_C,
351 FN_SD0_WP, FN_MMC_D7_B, FN_SIM0_D_B, FN_CAN0_TX_F,
352 FN_SCIFA5_RXD_B, FN_RX3_C,
353 FN_SD1_CMD, FN_REMOCON_B, FN_SD1_DATA0, FN_SPEEDIN_B,
354 FN_SD1_DATA1, FN_IETX_B, FN_SD1_DATA2, FN_IECLK_B,
355 FN_SD1_DATA3, FN_IERX_B,
356 FN_SD1_CD, FN_PWM0, FN_TPU_TO0, FN_I2C1_SCL_C,
357
358 /* IPSR14 */
359 FN_SD1_WP, FN_PWM1_B, FN_I2C1_SDA_C,
360 FN_SD2_CLK, FN_MMC_CLK, FN_SD2_CMD, FN_MMC_CMD,
361 FN_SD2_DATA0, FN_MMC_D0, FN_SD2_DATA1, FN_MMC_D1,
362 FN_SD2_DATA2, FN_MMC_D2, FN_SD2_DATA3, FN_MMC_D3,
363 FN_SD2_CD, FN_MMC_D4, FN_IIC1_SCL_C, FN_TX5_B, FN_SCIFA5_TXD_C,
364 FN_SD2_WP, FN_MMC_D5, FN_IIC1_SDA_C, FN_RX5_B, FN_SCIFA5_RXD_C,
365 FN_MSIOF0_SCK, FN_RX2_C, FN_ADIDATA, FN_VI1_CLK_C, FN_VI1_G0_B,
366 FN_MSIOF0_SYNC, FN_TX2_C, FN_ADICS_SAMP, FN_VI1_CLKENB_C, FN_VI1_G1_B,
367 FN_MSIOF0_TXD, FN_ADICLK, FN_VI1_FIELD_C, FN_VI1_G2_B,
368 FN_MSIOF0_RXD, FN_ADICHS0, FN_VI1_DATA0_C, FN_VI1_G3_B,
369 FN_MSIOF0_SS1, FN_MMC_D6, FN_ADICHS1, FN_TX0_E,
370 FN_VI1_HSYNC_N_C, FN_IIC0_SCL_C, FN_VI1_G4_B,
371 FN_MSIOF0_SS2, FN_MMC_D7, FN_ADICHS2, FN_RX0_E,
372 FN_VI1_VSYNC_N_C, FN_IIC0_SDA_C, FN_VI1_G5_B,
373
374 /* IPSR15 */
375 FN_SIM0_RST, FN_IETX, FN_CAN1_TX_D,
376 FN_SIM0_CLK, FN_IECLK, FN_CAN_CLK_C,
377 FN_SIM0_D, FN_IERX, FN_CAN1_RX_D,
378 FN_GPS_CLK, FN_DU1_DOTCLKIN_C, FN_AUDIO_CLKB_B,
379 FN_PWM5_B, FN_SCIFA3_TXD_C,
380 FN_GPS_SIGN, FN_TX4_C, FN_SCIFA4_TXD_C, FN_PWM5,
381 FN_VI1_G6_B, FN_SCIFA3_RXD_C,
382 FN_GPS_MAG, FN_RX4_C, FN_SCIFA4_RXD_C, FN_PWM6,
383 FN_VI1_G7_B, FN_SCIFA3_SCK_C,
384 FN_HCTS0_N, FN_SCIFB0_CTS_N, FN_GLO_I0_C, FN_TCLK1, FN_VI1_DATA1_C,
385 FN_HRTS0_N, FN_SCIFB0_RTS_N, FN_GLO_I1_C, FN_VI1_DATA2_C,
386 FN_HSCK0, FN_SCIFB0_SCK, FN_GLO_Q0_C, FN_CAN_CLK,
387 FN_TCLK2, FN_VI1_DATA3_C,
388 FN_HRX0, FN_SCIFB0_RXD, FN_GLO_Q1_C, FN_CAN0_RX_B, FN_VI1_DATA4_C,
389 FN_HTX0, FN_SCIFB0_TXD, FN_GLO_SCLK_C, FN_CAN0_TX_B, FN_VI1_DATA5_C,
390
391 /* IPSR16 */
392 FN_HRX1, FN_SCIFB1_RXD, FN_VI1_R0_B, FN_GLO_SDATA_C, FN_VI1_DATA6_C,
393 FN_HTX1, FN_SCIFB1_TXD, FN_VI1_R1_B, FN_GLO_SS_C, FN_VI1_DATA7_C,
394 FN_HSCK1, FN_SCIFB1_SCK, FN_MLB_CLK, FN_GLO_RFON_C,
395 FN_HCTS1_N, FN_SCIFB1_CTS_N, FN_MLB_SIG, FN_CAN1_TX_B,
396 FN_HRTS1_N, FN_SCIFB1_RTS_N, FN_MLB_DAT, FN_CAN1_RX_B,
397
398 /* MOD_SEL */
399 FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, FN_SEL_SCIF1_3,
400 FN_SEL_SCIFB_0, FN_SEL_SCIFB_1, FN_SEL_SCIFB_2, FN_SEL_SCIFB_3,
401 FN_SEL_SCIFB2_0, FN_SEL_SCIFB2_1, FN_SEL_SCIFB2_2, FN_SEL_SCIFB2_3,
402 FN_SEL_SCIFB1_0, FN_SEL_SCIFB1_1, FN_SEL_SCIFB1_2, FN_SEL_SCIFB1_3,
403 FN_SEL_SCIFA1_0, FN_SEL_SCIFA1_1, FN_SEL_SCIFA1_2,
404 FN_SEL_SSI9_0, FN_SEL_SSI9_1,
405 FN_SEL_SCFA_0, FN_SEL_SCFA_1,
406 FN_SEL_QSP_0, FN_SEL_QSP_1,
407 FN_SEL_SSI7_0, FN_SEL_SSI7_1,
408 FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1, FN_SEL_HSCIF1_2, FN_SEL_HSCIF1_3,
409 FN_SEL_HSCIF1_4,
410 FN_SEL_VI1_0, FN_SEL_VI1_1, FN_SEL_VI1_2,
411 FN_SEL_TMU1_0, FN_SEL_TMU1_1,
412 FN_SEL_LBS_0, FN_SEL_LBS_1, FN_SEL_LBS_2, FN_SEL_LBS_3,
413 FN_SEL_TSIF0_0, FN_SEL_TSIF0_1, FN_SEL_TSIF0_2, FN_SEL_TSIF0_3,
414 FN_SEL_SOF0_0, FN_SEL_SOF0_1, FN_SEL_SOF0_2,
415
416 /* MOD_SEL2 */
417 FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2, FN_SEL_SCIF0_3,
418 FN_SEL_SCIF0_4,
419 FN_SEL_SCIF_0, FN_SEL_SCIF_1,
420 FN_SEL_CAN0_0, FN_SEL_CAN0_1, FN_SEL_CAN0_2, FN_SEL_CAN0_3,
421 FN_SEL_CAN0_4, FN_SEL_CAN0_5,
422 FN_SEL_CAN1_0, FN_SEL_CAN1_1, FN_SEL_CAN1_2, FN_SEL_CAN1_3,
423 FN_SEL_SCIFA2_0, FN_SEL_SCIFA2_1,
424 FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2,
425 FN_SEL_ADG_0, FN_SEL_ADG_1,
426 FN_SEL_FM_0, FN_SEL_FM_1, FN_SEL_FM_2, FN_SEL_FM_3, FN_SEL_FM_4,
427 FN_SEL_SCIFA5_0, FN_SEL_SCIFA5_1, FN_SEL_SCIFA5_2,
428 FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2, FN_SEL_GPS_3,
429 FN_SEL_SCIFA4_0, FN_SEL_SCIFA4_1, FN_SEL_SCIFA4_2,
430 FN_SEL_SCIFA3_0, FN_SEL_SCIFA3_1, FN_SEL_SCIFA3_2,
431 FN_SEL_SIM_0, FN_SEL_SIM_1,
432 FN_SEL_SSI8_0, FN_SEL_SSI8_1,
433
434 /* MOD_SEL3 */
435 FN_SEL_HSCIF2_0, FN_SEL_HSCIF2_1, FN_SEL_HSCIF2_2, FN_SEL_HSCIF2_3,
436 FN_SEL_CANCLK_0, FN_SEL_CANCLK_1, FN_SEL_CANCLK_2, FN_SEL_CANCLK_3,
437 FN_SEL_IIC1_0, FN_SEL_IIC1_1, FN_SEL_IIC1_2,
438 FN_SEL_IIC0_0, FN_SEL_IIC0_1, FN_SEL_IIC0_2,
439 FN_SEL_I2C4_0, FN_SEL_I2C4_1, FN_SEL_I2C4_2,
440 FN_SEL_I2C3_0, FN_SEL_I2C3_1, FN_SEL_I2C3_2, FN_SEL_I2C3_3,
441 FN_SEL_SCIF3_0, FN_SEL_SCIF3_1, FN_SEL_SCIF3_2, FN_SEL_SCIF3_3,
442 FN_SEL_IEB_0, FN_SEL_IEB_1, FN_SEL_IEB_2,
443 FN_SEL_MMC_0, FN_SEL_MMC_1,
444 FN_SEL_SCIF5_0, FN_SEL_SCIF5_1,
445 FN_SEL_I2C2_0, FN_SEL_I2C2_1, FN_SEL_I2C2_2, FN_SEL_I2C2_3,
446 FN_SEL_I2C1_0, FN_SEL_I2C1_1, FN_SEL_I2C1_2, FN_SEL_I2C1_3,
447 FN_SEL_I2C1_4,
448 FN_SEL_I2C0_0, FN_SEL_I2C0_1, FN_SEL_I2C0_2,
449
450 /* MOD_SEL4 */
451 FN_SEL_SOF1_0, FN_SEL_SOF1_1, FN_SEL_SOF1_2, FN_SEL_SOF1_3,
452 FN_SEL_SOF1_4,
453 FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1, FN_SEL_HSCIF0_2,
454 FN_SEL_DIS_0, FN_SEL_DIS_1, FN_SEL_DIS_2,
455 FN_SEL_RAD_0, FN_SEL_RAD_1,
456 FN_SEL_RCN_0, FN_SEL_RCN_1,
457 FN_SEL_RSP_0, FN_SEL_RSP_1,
458 FN_SEL_SCIF2_0, FN_SEL_SCIF2_1, FN_SEL_SCIF2_2, FN_SEL_SCIF2_3,
459 FN_SEL_SCIF2_4,
460 FN_SEL_SOF2_0, FN_SEL_SOF2_1, FN_SEL_SOF2_2, FN_SEL_SOF2_3,
461 FN_SEL_SOF2_4,
462 FN_SEL_SSI1_0, FN_SEL_SSI1_1,
463 FN_SEL_SSI0_0, FN_SEL_SSI0_1,
464 FN_SEL_SSP_0, FN_SEL_SSP_1, FN_SEL_SSP_2,
465 PINMUX_FUNCTION_END,
466
467 PINMUX_MARK_BEGIN,
468
469 EX_CS0_N_MARK, RD_N_MARK,
470
471 AUDIO_CLKA_MARK,
472
473 VI0_CLK_MARK, VI0_DATA0_VI0_B0_MARK, VI0_DATA1_VI0_B1_MARK,
474 VI0_DATA2_VI0_B2_MARK, VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
475 VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
476
477 SD1_CLK_MARK,
478
479 USB0_PWEN_MARK, USB0_OVC_MARK, USB1_PWEN_MARK, USB1_OVC_MARK,
480 DU0_DOTCLKIN_MARK,
481
482 /* IPSR0 */
483 D0_MARK, D1_MARK, D2_MARK, D3_MARK, D4_MARK, D5_MARK,
484 D6_MARK, D7_MARK, D8_MARK,
485 D9_MARK, D10_MARK, D11_MARK, D12_MARK, D13_MARK, D14_MARK, D15_MARK,
486 A0_MARK, ATAWR0_N_C_MARK, MSIOF0_SCK_B_MARK, I2C0_SCL_C_MARK,
487 PWM2_B_MARK,
488 A1_MARK, MSIOF0_SYNC_B_MARK, A2_MARK, MSIOF0_SS1_B_MARK,
489 A3_MARK, MSIOF0_SS2_B_MARK, A4_MARK, MSIOF0_TXD_B_MARK,
490 A5_MARK, MSIOF0_RXD_B_MARK, A6_MARK, MSIOF1_SCK_MARK,
491
492 /* IPSR1 */
493 A7_MARK, MSIOF1_SYNC_MARK, A8_MARK, MSIOF1_SS1_MARK, I2C0_SCL_MARK,
494 A9_MARK, MSIOF1_SS2_MARK, I2C0_SDA_MARK,
495 A10_MARK, MSIOF1_TXD_MARK, MSIOF1_TXD_D_MARK,
496 A11_MARK, MSIOF1_RXD_MARK, I2C3_SCL_D_MARK, MSIOF1_RXD_D_MARK,
497 A12_MARK, FMCLK_MARK, I2C3_SDA_D_MARK, MSIOF1_SCK_D_MARK,
498 A13_MARK, ATAG0_N_C_MARK, BPFCLK_MARK, MSIOF1_SS1_D_MARK,
499 A14_MARK, ATADIR0_N_C_MARK, FMIN_MARK, FMIN_C_MARK, MSIOF1_SYNC_D_MARK,
500 A15_MARK, BPFCLK_C_MARK,
501 A16_MARK, DREQ2_B_MARK, FMCLK_C_MARK, SCIFA1_SCK_B_MARK,
502 A17_MARK, DACK2_B_MARK, I2C0_SDA_C_MARK,
503 A18_MARK, DREQ1_MARK, SCIFA1_RXD_C_MARK, SCIFB1_RXD_C_MARK,
504
505 /* IPSR2 */
506 A19_MARK, DACK1_MARK, SCIFA1_TXD_C_MARK,
507 SCIFB1_TXD_C_MARK, SCIFB1_SCK_B_MARK,
508 A20_MARK, SPCLK_MARK,
509 A21_MARK, ATAWR0_N_B_MARK, MOSI_IO0_MARK,
510 A22_MARK, MISO_IO1_MARK, FMCLK_B_MARK, TX0_MARK, SCIFA0_TXD_MARK,
511 A23_MARK, IO2_MARK, BPFCLK_B_MARK, RX0_MARK, SCIFA0_RXD_MARK,
512 A24_MARK, DREQ2_MARK, IO3_MARK, TX1_MARK, SCIFA1_TXD_MARK,
513 A25_MARK, DACK2_MARK, SSL_MARK, DREQ1_C_MARK,
514 RX1_MARK, SCIFA1_RXD_MARK,
515 CS0_N_MARK, ATAG0_N_B_MARK, I2C1_SCL_MARK,
516 CS1_N_A26_MARK, ATADIR0_N_B_MARK, I2C1_SDA_MARK,
517 EX_CS1_N_MARK, MSIOF2_SCK_MARK,
518 EX_CS2_N_MARK, ATAWR0_N_MARK, MSIOF2_SYNC_MARK,
519 EX_CS3_N_MARK, ATADIR0_N_MARK, MSIOF2_TXD_MARK,
520 ATAG0_N_MARK, EX_WAIT1_MARK,
521
522 /* IPSR3 */
523 EX_CS4_N_MARK, ATARD0_N_MARK, MSIOF2_RXD_MARK, EX_WAIT2_MARK,
524 EX_CS5_N_MARK, ATACS00_N_MARK, MSIOF2_SS1_MARK, HRX1_B_MARK,
525 SCIFB1_RXD_B_MARK, PWM1_MARK, TPU_TO1_MARK,
526 BS_N_MARK, ATACS10_N_MARK, MSIOF2_SS2_MARK, HTX1_B_MARK,
527 SCIFB1_TXD_B_MARK, PWM2_MARK, TPU_TO2_MARK,
528 RD_WR_N_MARK, HRX2_B_MARK, FMIN_B_MARK,
529 SCIFB0_RXD_B_MARK, DREQ1_D_MARK,
530 WE0_N_MARK, HCTS2_N_B_MARK, SCIFB0_TXD_B_MARK,
531 WE1_N_MARK, ATARD0_N_B_MARK, HTX2_B_MARK, SCIFB0_RTS_N_B_MARK,
532 EX_WAIT0_MARK, HRTS2_N_B_MARK, SCIFB0_CTS_N_B_MARK,
533 DREQ0_MARK, PWM3_MARK, TPU_TO3_MARK,
534 DACK0_MARK, DRACK0_MARK, REMOCON_MARK,
535 SPEEDIN_MARK, HSCK0_C_MARK, HSCK2_C_MARK, SCIFB0_SCK_B_MARK,
536 SCIFB2_SCK_B_MARK, DREQ2_C_MARK, HTX2_D_MARK,
537 SSI_SCK0129_MARK, HRX0_C_MARK, HRX2_C_MARK,
538 SCIFB0_RXD_C_MARK, SCIFB2_RXD_C_MARK,
539 SSI_WS0129_MARK, HTX0_C_MARK, HTX2_C_MARK,
540 SCIFB0_TXD_C_MARK, SCIFB2_TXD_C_MARK,
541
542 /* IPSR4 */
543 SSI_SDATA0_MARK, I2C0_SCL_B_MARK, IIC0_SCL_B_MARK, MSIOF2_SCK_C_MARK,
544 SSI_SCK1_MARK, I2C0_SDA_B_MARK, IIC0_SDA_B_MARK,
545 MSIOF2_SYNC_C_MARK, GLO_I0_D_MARK,
546 SSI_WS1_MARK, I2C1_SCL_B_MARK, IIC1_SCL_B_MARK,
547 MSIOF2_TXD_C_MARK, GLO_I1_D_MARK,
548 SSI_SDATA1_MARK, I2C1_SDA_B_MARK, IIC1_SDA_B_MARK, MSIOF2_RXD_C_MARK,
549 SSI_SCK2_MARK, I2C2_SCL_MARK, GPS_CLK_B_MARK, GLO_Q0_D_MARK,
550 HSCK1_E_MARK,
551 SSI_WS2_MARK, I2C2_SDA_MARK, GPS_SIGN_B_MARK, RX2_E_MARK,
552 GLO_Q1_D_MARK, HCTS1_N_E_MARK,
553 SSI_SDATA2_MARK, GPS_MAG_B_MARK, TX2_E_MARK, HRTS1_N_E_MARK,
554 SSI_SCK34_MARK, SSI_WS34_MARK, SSI_SDATA3_MARK,
555 SSI_SCK4_MARK, GLO_SS_D_MARK,
556 SSI_WS4_MARK, GLO_RFON_D_MARK,
557 SSI_SDATA4_MARK, MSIOF2_SCK_D_MARK,
558 SSI_SCK5_MARK, MSIOF1_SCK_C_MARK, TS_SDATA0_MARK, GLO_I0_MARK,
559 MSIOF2_SYNC_D_MARK, VI1_R2_B_MARK,
560
561 /* IPSR5 */
562 SSI_WS5_MARK, MSIOF1_SYNC_C_MARK, TS_SCK0_MARK, GLO_I1_MARK,
563 MSIOF2_TXD_D_MARK, VI1_R3_B_MARK,
564 SSI_SDATA5_MARK, MSIOF1_TXD_C_MARK, TS_SDEN0_MARK, GLO_Q0_MARK,
565 MSIOF2_SS1_D_MARK, VI1_R4_B_MARK,
566 SSI_SCK6_MARK, MSIOF1_RXD_C_MARK, TS_SPSYNC0_MARK, GLO_Q1_MARK,
567 MSIOF2_RXD_D_MARK, VI1_R5_B_MARK,
568 SSI_WS6_MARK, GLO_SCLK_MARK, MSIOF2_SS2_D_MARK, VI1_R6_B_MARK,
569 SSI_SDATA6_MARK, STP_IVCXO27_0_B_MARK, GLO_SDATA_MARK, VI1_R7_B_MARK,
570 SSI_SCK78_MARK, STP_ISCLK_0_B_MARK, GLO_SS_MARK,
571 SSI_WS78_MARK, TX0_D_MARK, STP_ISD_0_B_MARK, GLO_RFON_MARK,
572 SSI_SDATA7_MARK, RX0_D_MARK, STP_ISEN_0_B_MARK,
573 SSI_SDATA8_MARK, TX1_D_MARK, STP_ISSYNC_0_B_MARK,
574 SSI_SCK9_MARK, RX1_D_MARK, GLO_SCLK_D_MARK,
575 SSI_WS9_MARK, TX3_D_MARK, CAN0_TX_D_MARK, GLO_SDATA_D_MARK,
576 SSI_SDATA9_MARK, RX3_D_MARK, CAN0_RX_D_MARK,
577
578 /* IPSR6 */
579 AUDIO_CLKB_MARK, STP_OPWM_0_B_MARK, MSIOF1_SCK_B_MARK,
580 SCIF_CLK_MARK, DVC_MUTE_MARK, BPFCLK_E_MARK,
581 AUDIO_CLKC_MARK, SCIFB0_SCK_C_MARK, MSIOF1_SYNC_B_MARK, RX2_MARK,
582 SCIFA2_RXD_MARK, FMIN_E_MARK,
583 AUDIO_CLKOUT_MARK, MSIOF1_SS1_B_MARK, TX2_MARK, SCIFA2_TXD_MARK,
584 IRQ0_MARK, SCIFB1_RXD_D_MARK, INTC_IRQ0_N_MARK,
585 IRQ1_MARK, SCIFB1_SCK_C_MARK, INTC_IRQ1_N_MARK,
586 IRQ2_MARK, SCIFB1_TXD_D_MARK, INTC_IRQ2_N_MARK,
587 IRQ3_MARK, I2C4_SCL_C_MARK, MSIOF2_TXD_E_MARK, INTC_IRQ3_N_MARK,
588 IRQ4_MARK, HRX1_C_MARK, I2C4_SDA_C_MARK,
589 MSIOF2_RXD_E_MARK, INTC_IRQ4_N_MARK,
590 IRQ5_MARK, HTX1_C_MARK, I2C1_SCL_E_MARK, MSIOF2_SCK_E_MARK,
591 IRQ6_MARK, HSCK1_C_MARK, MSIOF1_SS2_B_MARK,
592 I2C1_SDA_E_MARK, MSIOF2_SYNC_E_MARK,
593 IRQ7_MARK, HCTS1_N_C_MARK, MSIOF1_TXD_B_MARK,
594 GPS_CLK_C_MARK, GPS_CLK_D_MARK,
595 IRQ8_MARK, HRTS1_N_C_MARK, MSIOF1_RXD_B_MARK,
596 GPS_SIGN_C_MARK, GPS_SIGN_D_MARK,
597
598 /* IPSR7 */
599 IRQ9_MARK, DU1_DOTCLKIN_B_MARK, CAN_CLK_D_MARK, GPS_MAG_C_MARK,
600 SCIF_CLK_B_MARK, GPS_MAG_D_MARK,
601 DU1_DR0_MARK, LCDOUT0_MARK, VI1_DATA0_B_MARK, TX0_B_MARK,
602 SCIFA0_TXD_B_MARK, MSIOF2_SCK_B_MARK,
603 DU1_DR1_MARK, LCDOUT1_MARK, VI1_DATA1_B_MARK, RX0_B_MARK,
604 SCIFA0_RXD_B_MARK, MSIOF2_SYNC_B_MARK,
605 DU1_DR2_MARK, LCDOUT2_MARK, SSI_SCK0129_B_MARK,
606 DU1_DR3_MARK, LCDOUT3_MARK, SSI_WS0129_B_MARK,
607 DU1_DR4_MARK, LCDOUT4_MARK, SSI_SDATA0_B_MARK,
608 DU1_DR5_MARK, LCDOUT5_MARK, SSI_SCK1_B_MARK,
609 DU1_DR6_MARK, LCDOUT6_MARK, SSI_WS1_B_MARK,
610 DU1_DR7_MARK, LCDOUT7_MARK, SSI_SDATA1_B_MARK,
611 DU1_DG0_MARK, LCDOUT8_MARK, VI1_DATA2_B_MARK, TX1_B_MARK,
612 SCIFA1_TXD_B_MARK, MSIOF2_SS1_B_MARK,
613 DU1_DG1_MARK, LCDOUT9_MARK, VI1_DATA3_B_MARK, RX1_B_MARK,
614 SCIFA1_RXD_B_MARK, MSIOF2_SS2_B_MARK,
615 DU1_DG2_MARK, LCDOUT10_MARK, VI1_DATA4_B_MARK, SCIF1_SCK_B_MARK,
616 SCIFA1_SCK_MARK, SSI_SCK78_B_MARK,
617
618 /* IPSR8 */
619 DU1_DG3_MARK, LCDOUT11_MARK, VI1_DATA5_B_MARK, SSI_WS78_B_MARK,
620 DU1_DG4_MARK, LCDOUT12_MARK, VI1_DATA6_B_MARK, HRX0_B_MARK,
621 SCIFB2_RXD_B_MARK, SSI_SDATA7_B_MARK,
622 DU1_DG5_MARK, LCDOUT13_MARK, VI1_DATA7_B_MARK, HCTS0_N_B_MARK,
623 SCIFB2_TXD_B_MARK, SSI_SDATA8_B_MARK,
624 DU1_DG6_MARK, LCDOUT14_MARK, HRTS0_N_B_MARK,
625 SCIFB2_CTS_N_B_MARK, SSI_SCK9_B_MARK,
626 DU1_DG7_MARK, LCDOUT15_MARK, HTX0_B_MARK,
627 SCIFB2_RTS_N_B_MARK, SSI_WS9_B_MARK,
628 DU1_DB0_MARK, LCDOUT16_MARK, VI1_CLK_B_MARK, TX2_B_MARK,
629 SCIFA2_TXD_B_MARK, MSIOF2_TXD_B_MARK,
630 DU1_DB1_MARK, LCDOUT17_MARK, VI1_HSYNC_N_B_MARK, RX2_B_MARK,
631 SCIFA2_RXD_B_MARK, MSIOF2_RXD_B_MARK,
632 DU1_DB2_MARK, LCDOUT18_MARK, VI1_VSYNC_N_B_MARK, SCIF2_SCK_B_MARK,
633 SCIFA2_SCK_MARK, SSI_SDATA9_B_MARK,
634 DU1_DB3_MARK, LCDOUT19_MARK, VI1_CLKENB_B_MARK,
635 DU1_DB4_MARK, LCDOUT20_MARK, VI1_FIELD_B_MARK, CAN1_RX_MARK,
636 DU1_DB5_MARK, LCDOUT21_MARK, TX3_MARK, SCIFA3_TXD_MARK, CAN1_TX_MARK,
637
638 /* IPSR9 */
639 DU1_DB6_MARK, LCDOUT22_MARK, I2C3_SCL_C_MARK, RX3_MARK, SCIFA3_RXD_MARK,
640 DU1_DB7_MARK, LCDOUT23_MARK, I2C3_SDA_C_MARK,
641 SCIF3_SCK_MARK, SCIFA3_SCK_MARK,
642 DU1_DOTCLKIN_MARK, QSTVA_QVS_MARK,
643 DU1_DOTCLKOUT0_MARK, QCLK_MARK,
644 DU1_DOTCLKOUT1_MARK, QSTVB_QVE_MARK, CAN0_TX_MARK,
645 TX3_B_MARK, I2C2_SCL_B_MARK, PWM4_MARK,
646 DU1_EXHSYNC_DU1_HSYNC_MARK, QSTH_QHS_MARK,
647 DU1_EXVSYNC_DU1_VSYNC_MARK, QSTB_QHE_MARK,
648 DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK, QCPV_QDE_MARK,
649 CAN0_RX_MARK, RX3_B_MARK, I2C2_SDA_B_MARK,
650 DU1_DISP_MARK, QPOLA_MARK,
651 DU1_CDE_MARK, QPOLB_MARK, PWM4_B_MARK,
652 VI0_CLKENB_MARK, TX4_MARK, SCIFA4_TXD_MARK, TS_SDATA0_D_MARK,
653 VI0_FIELD_MARK, RX4_MARK, SCIFA4_RXD_MARK, TS_SCK0_D_MARK,
654 VI0_HSYNC_N_MARK, TX5_MARK, SCIFA5_TXD_MARK, TS_SDEN0_D_MARK,
655 VI0_VSYNC_N_MARK, RX5_MARK, SCIFA5_RXD_MARK, TS_SPSYNC0_D_MARK,
656 VI0_DATA3_VI0_B3_MARK, SCIF3_SCK_B_MARK, SCIFA3_SCK_B_MARK,
657 VI0_G0_MARK, IIC1_SCL_MARK, STP_IVCXO27_0_C_MARK, I2C4_SCL_MARK,
658 HCTS2_N_MARK, SCIFB2_CTS_N_MARK, ATAWR1_N_MARK,
659
660 /* IPSR10 */
661 VI0_G1_MARK, IIC1_SDA_MARK, STP_ISCLK_0_C_MARK, I2C4_SDA_MARK,
662 HRTS2_N_MARK, SCIFB2_RTS_N_MARK, ATADIR1_N_MARK,
663 VI0_G2_MARK, VI2_HSYNC_N_MARK, STP_ISD_0_C_MARK, I2C3_SCL_B_MARK,
664 HSCK2_MARK, SCIFB2_SCK_MARK, ATARD1_N_MARK,
665 VI0_G3_MARK, VI2_VSYNC_N_MARK, STP_ISEN_0_C_MARK, I2C3_SDA_B_MARK,
666 HRX2_MARK, SCIFB2_RXD_MARK, ATACS01_N_MARK,
667 VI0_G4_MARK, VI2_CLKENB_MARK, STP_ISSYNC_0_C_MARK,
668 HTX2_MARK, SCIFB2_TXD_MARK, SCIFB0_SCK_D_MARK,
669 VI0_G5_MARK, VI2_FIELD_MARK, STP_OPWM_0_C_MARK, FMCLK_D_MARK,
670 CAN0_TX_E_MARK, HTX1_D_MARK, SCIFB0_TXD_D_MARK,
671 VI0_G6_MARK, VI2_CLK_MARK, BPFCLK_D_MARK,
672 VI0_G7_MARK, VI2_DATA0_MARK, FMIN_D_MARK,
673 VI0_R0_MARK, VI2_DATA1_MARK, GLO_I0_B_MARK,
674 TS_SDATA0_C_MARK, ATACS11_N_MARK,
675 VI0_R1_MARK, VI2_DATA2_MARK, GLO_I1_B_MARK,
676 TS_SCK0_C_MARK, ATAG1_N_MARK,
677 VI0_R2_MARK, VI2_DATA3_MARK, GLO_Q0_B_MARK, TS_SDEN0_C_MARK,
678 VI0_R3_MARK, VI2_DATA4_MARK, GLO_Q1_B_MARK, TS_SPSYNC0_C_MARK,
679 VI0_R4_MARK, VI2_DATA5_MARK, GLO_SCLK_B_MARK, TX0_C_MARK,
680 I2C1_SCL_D_MARK,
681
682 /* IPSR11 */
683 VI0_R5_MARK, VI2_DATA6_MARK, GLO_SDATA_B_MARK, RX0_C_MARK,
684 I2C1_SDA_D_MARK,
685 VI0_R6_MARK, VI2_DATA7_MARK, GLO_SS_B_MARK, TX1_C_MARK, I2C4_SCL_B_MARK,
686 VI0_R7_MARK, GLO_RFON_B_MARK, RX1_C_MARK, CAN0_RX_E_MARK,
687 I2C4_SDA_B_MARK, HRX1_D_MARK, SCIFB0_RXD_D_MARK,
688 VI1_HSYNC_N_MARK, AVB_RXD0_MARK, TS_SDATA0_B_MARK,
689 TX4_B_MARK, SCIFA4_TXD_B_MARK,
690 VI1_VSYNC_N_MARK, AVB_RXD1_MARK, TS_SCK0_B_MARK,
691 RX4_B_MARK, SCIFA4_RXD_B_MARK,
692 VI1_CLKENB_MARK, AVB_RXD2_MARK, TS_SDEN0_B_MARK,
693 VI1_FIELD_MARK, AVB_RXD3_MARK, TS_SPSYNC0_B_MARK,
694 VI1_CLK_MARK, AVB_RXD4_MARK, VI1_DATA0_MARK, AVB_RXD5_MARK,
695 VI1_DATA1_MARK, AVB_RXD6_MARK, VI1_DATA2_MARK, AVB_RXD7_MARK,
696 VI1_DATA3_MARK, AVB_RX_ER_MARK, VI1_DATA4_MARK, AVB_MDIO_MARK,
697 VI1_DATA5_MARK, AVB_RX_DV_MARK, VI1_DATA6_MARK, AVB_MAGIC_MARK,
698 VI1_DATA7_MARK, AVB_MDC_MARK,
699 ETH_MDIO_MARK, AVB_RX_CLK_MARK, I2C2_SCL_C_MARK,
700 ETH_CRS_DV_MARK, AVB_LINK_MARK, I2C2_SDA_C_MARK,
701
702 /* IPSR12 */
703 ETH_RX_ER_MARK, AVB_CRS_MARK, I2C3_SCL_MARK, IIC0_SCL_MARK,
704 ETH_RXD0_MARK, AVB_PHY_INT_MARK, I2C3_SDA_MARK, IIC0_SDA_MARK,
705 ETH_RXD1_MARK, AVB_GTXREFCLK_MARK, CAN0_TX_C_MARK,
706 I2C2_SCL_D_MARK, MSIOF1_RXD_E_MARK,
707 ETH_LINK_MARK, AVB_TXD0_MARK, CAN0_RX_C_MARK,
708 I2C2_SDA_D_MARK, MSIOF1_SCK_E_MARK,
709 ETH_REFCLK_MARK, AVB_TXD1_MARK, SCIFA3_RXD_B_MARK,
710 CAN1_RX_C_MARK, MSIOF1_SYNC_E_MARK,
711 ETH_TXD1_MARK, AVB_TXD2_MARK, SCIFA3_TXD_B_MARK,
712 CAN1_TX_C_MARK, MSIOF1_TXD_E_MARK,
713 ETH_TX_EN_MARK, AVB_TXD3_MARK, TCLK1_B_MARK, CAN_CLK_B_MARK,
714 ETH_MAGIC_MARK, AVB_TXD4_MARK, IETX_C_MARK,
715 ETH_TXD0_MARK, AVB_TXD5_MARK, IECLK_C_MARK,
716 ETH_MDC_MARK, AVB_TXD6_MARK, IERX_C_MARK,
717 STP_IVCXO27_0_MARK, AVB_TXD7_MARK, SCIFB2_TXD_D_MARK,
718 ADIDATA_B_MARK, MSIOF0_SYNC_C_MARK,
719 STP_ISCLK_0_MARK, AVB_TX_EN_MARK, SCIFB2_RXD_D_MARK,
720 ADICS_SAMP_B_MARK, MSIOF0_SCK_C_MARK,
721
722 /* IPSR13 */
723 STP_ISD_0_MARK, AVB_TX_ER_MARK, SCIFB2_SCK_C_MARK,
724 ADICLK_B_MARK, MSIOF0_SS1_C_MARK,
725 STP_ISEN_0_MARK, AVB_TX_CLK_MARK, ADICHS0_B_MARK, MSIOF0_SS2_C_MARK,
726 STP_ISSYNC_0_MARK, AVB_COL_MARK, ADICHS1_B_MARK, MSIOF0_RXD_C_MARK,
727 STP_OPWM_0_MARK, AVB_GTX_CLK_MARK, PWM0_B_MARK,
728 ADICHS2_B_MARK, MSIOF0_TXD_C_MARK,
729 SD0_CLK_MARK, SPCLK_B_MARK, SD0_CMD_MARK, MOSI_IO0_B_MARK,
730 SD0_DATA0_MARK, MISO_IO1_B_MARK, SD0_DATA1_MARK, IO2_B_MARK,
731 SD0_DATA2_MARK, IO3_B_MARK, SD0_DATA3_MARK, SSL_B_MARK,
732 SD0_CD_MARK, MMC_D6_B_MARK, SIM0_RST_B_MARK, CAN0_RX_F_MARK,
733 SCIFA5_TXD_B_MARK, TX3_C_MARK,
734 SD0_WP_MARK, MMC_D7_B_MARK, SIM0_D_B_MARK, CAN0_TX_F_MARK,
735 SCIFA5_RXD_B_MARK, RX3_C_MARK,
736 SD1_CMD_MARK, REMOCON_B_MARK, SD1_DATA0_MARK, SPEEDIN_B_MARK,
737 SD1_DATA1_MARK, IETX_B_MARK, SD1_DATA2_MARK, IECLK_B_MARK,
738 SD1_DATA3_MARK, IERX_B_MARK,
739 SD1_CD_MARK, PWM0_MARK, TPU_TO0_MARK, I2C1_SCL_C_MARK,
740
741 /* IPSR14 */
742 SD1_WP_MARK, PWM1_B_MARK, I2C1_SDA_C_MARK,
743 SD2_CLK_MARK, MMC_CLK_MARK, SD2_CMD_MARK, MMC_CMD_MARK,
744 SD2_DATA0_MARK, MMC_D0_MARK, SD2_DATA1_MARK, MMC_D1_MARK,
745 SD2_DATA2_MARK, MMC_D2_MARK, SD2_DATA3_MARK, MMC_D3_MARK,
746 SD2_CD_MARK, MMC_D4_MARK, IIC1_SCL_C_MARK, TX5_B_MARK,
747 SCIFA5_TXD_C_MARK,
748 SD2_WP_MARK, MMC_D5_MARK, IIC1_SDA_C_MARK, RX5_B_MARK,
749 SCIFA5_RXD_C_MARK,
750 MSIOF0_SCK_MARK, RX2_C_MARK, ADIDATA_MARK,
751 VI1_CLK_C_MARK, VI1_G0_B_MARK,
752 MSIOF0_SYNC_MARK, TX2_C_MARK, ADICS_SAMP_MARK,
753 VI1_CLKENB_C_MARK, VI1_G1_B_MARK,
754 MSIOF0_TXD_MARK, ADICLK_MARK, VI1_FIELD_C_MARK, VI1_G2_B_MARK,
755 MSIOF0_RXD_MARK, ADICHS0_MARK, VI1_DATA0_C_MARK, VI1_G3_B_MARK,
756 MSIOF0_SS1_MARK, MMC_D6_MARK, ADICHS1_MARK, TX0_E_MARK,
757 VI1_HSYNC_N_C_MARK, IIC0_SCL_C_MARK, VI1_G4_B_MARK,
758 MSIOF0_SS2_MARK, MMC_D7_MARK, ADICHS2_MARK, RX0_E_MARK,
759 VI1_VSYNC_N_C_MARK, IIC0_SDA_C_MARK, VI1_G5_B_MARK,
760
761 /* IPSR15 */
762 SIM0_RST_MARK, IETX_MARK, CAN1_TX_D_MARK,
763 SIM0_CLK_MARK, IECLK_MARK, CAN_CLK_C_MARK,
764 SIM0_D_MARK, IERX_MARK, CAN1_RX_D_MARK,
765 GPS_CLK_MARK, DU1_DOTCLKIN_C_MARK, AUDIO_CLKB_B_MARK,
766 PWM5_B_MARK, SCIFA3_TXD_C_MARK,
767 GPS_SIGN_MARK, TX4_C_MARK, SCIFA4_TXD_C_MARK, PWM5_MARK,
768 VI1_G6_B_MARK, SCIFA3_RXD_C_MARK,
769 GPS_MAG_MARK, RX4_C_MARK, SCIFA4_RXD_C_MARK, PWM6_MARK,
770 VI1_G7_B_MARK, SCIFA3_SCK_C_MARK,
771 HCTS0_N_MARK, SCIFB0_CTS_N_MARK, GLO_I0_C_MARK,
772 TCLK1_MARK, VI1_DATA1_C_MARK,
773 HRTS0_N_MARK, SCIFB0_RTS_N_MARK, GLO_I1_C_MARK, VI1_DATA2_C_MARK,
774 HSCK0_MARK, SCIFB0_SCK_MARK, GLO_Q0_C_MARK, CAN_CLK_MARK,
775 TCLK2_MARK, VI1_DATA3_C_MARK,
776 HRX0_MARK, SCIFB0_RXD_MARK, GLO_Q1_C_MARK,
777 CAN0_RX_B_MARK, VI1_DATA4_C_MARK,
778 HTX0_MARK, SCIFB0_TXD_MARK, GLO_SCLK_C_MARK,
779 CAN0_TX_B_MARK, VI1_DATA5_C_MARK,
780
781 /* IPSR16 */
782 HRX1_MARK, SCIFB1_RXD_MARK, VI1_R0_B_MARK,
783 GLO_SDATA_C_MARK, VI1_DATA6_C_MARK,
784 HTX1_MARK, SCIFB1_TXD_MARK, VI1_R1_B_MARK,
785 GLO_SS_C_MARK, VI1_DATA7_C_MARK,
786 HSCK1_MARK, SCIFB1_SCK_MARK, MLB_CLK_MARK, GLO_RFON_C_MARK,
787 HCTS1_N_MARK, SCIFB1_CTS_N_MARK, MLB_SIG_MARK, CAN1_TX_B_MARK,
788 HRTS1_N_MARK, SCIFB1_RTS_N_MARK, MLB_DAT_MARK, CAN1_RX_B_MARK,
789 PINMUX_MARK_END,
790};
791
792static const u16 pinmux_data[] = {
793 PINMUX_DATA_GP_ALL(), /* PINMUX_DATA(GP_M_N_DATA, GP_M_N_FN...), */
794
795 PINMUX_SINGLE(EX_CS0_N),
796 PINMUX_SINGLE(RD_N),
797 PINMUX_SINGLE(AUDIO_CLKA),
798 PINMUX_SINGLE(VI0_CLK),
799 PINMUX_SINGLE(VI0_DATA0_VI0_B0),
800 PINMUX_SINGLE(VI0_DATA1_VI0_B1),
801 PINMUX_SINGLE(VI0_DATA2_VI0_B2),
802 PINMUX_SINGLE(VI0_DATA4_VI0_B4),
803 PINMUX_SINGLE(VI0_DATA5_VI0_B5),
804 PINMUX_SINGLE(VI0_DATA6_VI0_B6),
805 PINMUX_SINGLE(VI0_DATA7_VI0_B7),
806 PINMUX_SINGLE(USB0_PWEN),
807 PINMUX_SINGLE(USB0_OVC),
808 PINMUX_SINGLE(USB1_PWEN),
809 PINMUX_SINGLE(USB1_OVC),
810 PINMUX_SINGLE(DU0_DOTCLKIN),
811 PINMUX_SINGLE(SD1_CLK),
812
813 /* IPSR0 */
814 PINMUX_IPSR_GPSR(IP0_0, D0),
815 PINMUX_IPSR_GPSR(IP0_1, D1),
816 PINMUX_IPSR_GPSR(IP0_2, D2),
817 PINMUX_IPSR_GPSR(IP0_3, D3),
818 PINMUX_IPSR_GPSR(IP0_4, D4),
819 PINMUX_IPSR_GPSR(IP0_5, D5),
820 PINMUX_IPSR_GPSR(IP0_6, D6),
821 PINMUX_IPSR_GPSR(IP0_7, D7),
822 PINMUX_IPSR_GPSR(IP0_8, D8),
823 PINMUX_IPSR_GPSR(IP0_9, D9),
824 PINMUX_IPSR_GPSR(IP0_10, D10),
825 PINMUX_IPSR_GPSR(IP0_11, D11),
826 PINMUX_IPSR_GPSR(IP0_12, D12),
827 PINMUX_IPSR_GPSR(IP0_13, D13),
828 PINMUX_IPSR_GPSR(IP0_14, D14),
829 PINMUX_IPSR_GPSR(IP0_15, D15),
830 PINMUX_IPSR_GPSR(IP0_18_16, A0),
831 PINMUX_IPSR_MSEL(IP0_18_16, ATAWR0_N_C, SEL_LBS_2),
832 PINMUX_IPSR_MSEL(IP0_18_16, MSIOF0_SCK_B, SEL_SOF0_1),
833 PINMUX_IPSR_MSEL(IP0_18_16, I2C0_SCL_C, SEL_I2C0_2),
834 PINMUX_IPSR_GPSR(IP0_18_16, PWM2_B),
835 PINMUX_IPSR_GPSR(IP0_20_19, A1),
836 PINMUX_IPSR_MSEL(IP0_20_19, MSIOF0_SYNC_B, SEL_SOF0_1),
837 PINMUX_IPSR_GPSR(IP0_22_21, A2),
838 PINMUX_IPSR_MSEL(IP0_22_21, MSIOF0_SS1_B, SEL_SOF0_1),
839 PINMUX_IPSR_GPSR(IP0_24_23, A3),
840 PINMUX_IPSR_MSEL(IP0_24_23, MSIOF0_SS2_B, SEL_SOF0_1),
841 PINMUX_IPSR_GPSR(IP0_26_25, A4),
842 PINMUX_IPSR_MSEL(IP0_26_25, MSIOF0_TXD_B, SEL_SOF0_1),
843 PINMUX_IPSR_GPSR(IP0_28_27, A5),
844 PINMUX_IPSR_MSEL(IP0_28_27, MSIOF0_RXD_B, SEL_SOF0_1),
845 PINMUX_IPSR_GPSR(IP0_30_29, A6),
846 PINMUX_IPSR_MSEL(IP0_30_29, MSIOF1_SCK, SEL_SOF1_0),
847
848 /* IPSR1 */
849 PINMUX_IPSR_GPSR(IP1_1_0, A7),
850 PINMUX_IPSR_MSEL(IP1_1_0, MSIOF1_SYNC, SEL_SOF1_0),
851 PINMUX_IPSR_GPSR(IP1_3_2, A8),
852 PINMUX_IPSR_MSEL(IP1_3_2, MSIOF1_SS1, SEL_SOF1_0),
853 PINMUX_IPSR_MSEL(IP1_3_2, I2C0_SCL, SEL_I2C0_0),
854 PINMUX_IPSR_GPSR(IP1_5_4, A9),
855 PINMUX_IPSR_MSEL(IP1_5_4, MSIOF1_SS2, SEL_SOF1_0),
856 PINMUX_IPSR_MSEL(IP1_5_4, I2C0_SDA, SEL_I2C0_0),
857 PINMUX_IPSR_GPSR(IP1_7_6, A10),
858 PINMUX_IPSR_MSEL(IP1_7_6, MSIOF1_TXD, SEL_SOF1_0),
859 PINMUX_IPSR_MSEL(IP1_7_6, MSIOF1_TXD_D, SEL_SOF1_3),
860 PINMUX_IPSR_GPSR(IP1_10_8, A11),
861 PINMUX_IPSR_MSEL(IP1_10_8, MSIOF1_RXD, SEL_SOF1_0),
862 PINMUX_IPSR_MSEL(IP1_10_8, I2C3_SCL_D, SEL_I2C3_3),
863 PINMUX_IPSR_MSEL(IP1_10_8, MSIOF1_RXD_D, SEL_SOF1_3),
864 PINMUX_IPSR_GPSR(IP1_13_11, A12),
865 PINMUX_IPSR_MSEL(IP1_13_11, FMCLK, SEL_FM_0),
866 PINMUX_IPSR_MSEL(IP1_13_11, I2C3_SDA_D, SEL_I2C3_3),
867 PINMUX_IPSR_MSEL(IP1_13_11, MSIOF1_SCK_D, SEL_SOF1_3),
868 PINMUX_IPSR_GPSR(IP1_16_14, A13),
869 PINMUX_IPSR_MSEL(IP1_16_14, ATAG0_N_C, SEL_LBS_2),
870 PINMUX_IPSR_MSEL(IP1_16_14, BPFCLK, SEL_FM_0),
871 PINMUX_IPSR_MSEL(IP1_16_14, MSIOF1_SS1_D, SEL_SOF1_3),
872 PINMUX_IPSR_GPSR(IP1_19_17, A14),
873 PINMUX_IPSR_MSEL(IP1_19_17, ATADIR0_N_C, SEL_LBS_2),
874 PINMUX_IPSR_MSEL(IP1_19_17, FMIN, SEL_FM_0),
875 PINMUX_IPSR_MSEL(IP1_19_17, FMIN_C, SEL_FM_2),
876 PINMUX_IPSR_MSEL(IP1_19_17, MSIOF1_SYNC_D, SEL_SOF1_3),
877 PINMUX_IPSR_GPSR(IP1_22_20, A15),
878 PINMUX_IPSR_MSEL(IP1_22_20, BPFCLK_C, SEL_FM_2),
879 PINMUX_IPSR_GPSR(IP1_25_23, A16),
880 PINMUX_IPSR_MSEL(IP1_25_23, DREQ2_B, SEL_LBS_1),
881 PINMUX_IPSR_MSEL(IP1_25_23, FMCLK_C, SEL_FM_2),
882 PINMUX_IPSR_MSEL(IP1_25_23, SCIFA1_SCK_B, SEL_SCIFA1_1),
883 PINMUX_IPSR_GPSR(IP1_28_26, A17),
884 PINMUX_IPSR_MSEL(IP1_28_26, DACK2_B, SEL_LBS_1),
885 PINMUX_IPSR_MSEL(IP1_28_26, I2C0_SDA_C, SEL_I2C0_2),
886 PINMUX_IPSR_GPSR(IP1_31_29, A18),
887 PINMUX_IPSR_MSEL(IP1_31_29, DREQ1, SEL_LBS_0),
888 PINMUX_IPSR_MSEL(IP1_31_29, SCIFA1_RXD_C, SEL_SCIFA1_2),
889 PINMUX_IPSR_MSEL(IP1_31_29, SCIFB1_RXD_C, SEL_SCIFB1_2),
890
891 /* IPSR2 */
892 PINMUX_IPSR_GPSR(IP2_2_0, A19),
893 PINMUX_IPSR_GPSR(IP2_2_0, DACK1),
894 PINMUX_IPSR_MSEL(IP2_2_0, SCIFA1_TXD_C, SEL_SCIFA1_2),
895 PINMUX_IPSR_MSEL(IP2_2_0, SCIFB1_TXD_C, SEL_SCIFB1_2),
896 PINMUX_IPSR_MSEL(IP2_2_0, SCIFB1_SCK_B, SEL_SCIFB1_1),
897 PINMUX_IPSR_GPSR(IP2_2_0, A20),
898 PINMUX_IPSR_MSEL(IP2_4_3, SPCLK, SEL_QSP_0),
899 PINMUX_IPSR_GPSR(IP2_6_5, A21),
900 PINMUX_IPSR_MSEL(IP2_6_5, ATAWR0_N_B, SEL_LBS_1),
901 PINMUX_IPSR_MSEL(IP2_6_5, MOSI_IO0, SEL_QSP_0),
902 PINMUX_IPSR_GPSR(IP2_9_7, A22),
903 PINMUX_IPSR_MSEL(IP2_9_7, MISO_IO1, SEL_QSP_0),
904 PINMUX_IPSR_MSEL(IP2_9_7, FMCLK_B, SEL_FM_1),
905 PINMUX_IPSR_MSEL(IP2_9_7, TX0, SEL_SCIF0_0),
906 PINMUX_IPSR_MSEL(IP2_9_7, SCIFA0_TXD, SEL_SCFA_0),
907 PINMUX_IPSR_GPSR(IP2_12_10, A23),
908 PINMUX_IPSR_MSEL(IP2_12_10, IO2, SEL_QSP_0),
909 PINMUX_IPSR_MSEL(IP2_12_10, BPFCLK_B, SEL_FM_1),
910 PINMUX_IPSR_MSEL(IP2_12_10, RX0, SEL_SCIF0_0),
911 PINMUX_IPSR_MSEL(IP2_12_10, SCIFA0_RXD, SEL_SCFA_0),
912 PINMUX_IPSR_GPSR(IP2_15_13, A24),
913 PINMUX_IPSR_MSEL(IP2_15_13, DREQ2, SEL_LBS_0),
914 PINMUX_IPSR_MSEL(IP2_15_13, IO3, SEL_QSP_0),
915 PINMUX_IPSR_MSEL(IP2_15_13, TX1, SEL_SCIF1_0),
916 PINMUX_IPSR_MSEL(IP2_15_13, SCIFA1_TXD, SEL_SCIFA1_0),
917 PINMUX_IPSR_GPSR(IP2_18_16, A25),
918 PINMUX_IPSR_MSEL(IP2_18_16, DACK2, SEL_LBS_0),
919 PINMUX_IPSR_MSEL(IP2_18_16, SSL, SEL_QSP_0),
920 PINMUX_IPSR_MSEL(IP2_18_16, DREQ1_C, SEL_LBS_2),
921 PINMUX_IPSR_MSEL(IP2_18_16, RX1, SEL_SCIF1_0),
922 PINMUX_IPSR_MSEL(IP2_18_16, SCIFA1_RXD, SEL_SCIFA1_0),
923 PINMUX_IPSR_GPSR(IP2_20_19, CS0_N),
924 PINMUX_IPSR_MSEL(IP2_20_19, ATAG0_N_B, SEL_LBS_1),
925 PINMUX_IPSR_MSEL(IP2_20_19, I2C1_SCL, SEL_I2C1_0),
926 PINMUX_IPSR_GPSR(IP2_22_21, CS1_N_A26),
927 PINMUX_IPSR_MSEL(IP2_22_21, ATADIR0_N_B, SEL_LBS_1),
928 PINMUX_IPSR_MSEL(IP2_22_21, I2C1_SDA, SEL_I2C1_0),
929 PINMUX_IPSR_GPSR(IP2_24_23, EX_CS1_N),
930 PINMUX_IPSR_MSEL(IP2_24_23, MSIOF2_SCK, SEL_SOF2_0),
931 PINMUX_IPSR_GPSR(IP2_26_25, EX_CS2_N),
932 PINMUX_IPSR_MSEL(IP2_26_25, ATAWR0_N, SEL_LBS_0),
933 PINMUX_IPSR_MSEL(IP2_26_25, MSIOF2_SYNC, SEL_SOF2_0),
934 PINMUX_IPSR_GPSR(IP2_29_27, EX_CS3_N),
935 PINMUX_IPSR_MSEL(IP2_29_27, ATADIR0_N, SEL_LBS_0),
936 PINMUX_IPSR_MSEL(IP2_29_27, MSIOF2_TXD, SEL_SOF2_0),
937 PINMUX_IPSR_MSEL(IP2_29_27, ATAG0_N, SEL_LBS_0),
938 PINMUX_IPSR_GPSR(IP2_29_27, EX_WAIT1),
939
940 /* IPSR3 */
941 PINMUX_IPSR_GPSR(IP3_2_0, EX_CS4_N),
942 PINMUX_IPSR_MSEL(IP3_2_0, ATARD0_N, SEL_LBS_0),
943 PINMUX_IPSR_MSEL(IP3_2_0, MSIOF2_RXD, SEL_SOF2_0),
944 PINMUX_IPSR_GPSR(IP3_2_0, EX_WAIT2),
945 PINMUX_IPSR_GPSR(IP3_5_3, EX_CS5_N),
946 PINMUX_IPSR_GPSR(IP3_5_3, ATACS00_N),
947 PINMUX_IPSR_MSEL(IP3_5_3, MSIOF2_SS1, SEL_SOF2_0),
948 PINMUX_IPSR_MSEL(IP3_5_3, HRX1_B, SEL_HSCIF1_1),
949 PINMUX_IPSR_MSEL(IP3_5_3, SCIFB1_RXD_B, SEL_SCIFB1_1),
950 PINMUX_IPSR_GPSR(IP3_5_3, PWM1),
951 PINMUX_IPSR_GPSR(IP3_5_3, TPU_TO1),
952 PINMUX_IPSR_GPSR(IP3_8_6, BS_N),
953 PINMUX_IPSR_GPSR(IP3_8_6, ATACS10_N),
954 PINMUX_IPSR_MSEL(IP3_8_6, MSIOF2_SS2, SEL_SOF2_0),
955 PINMUX_IPSR_MSEL(IP3_8_6, HTX1_B, SEL_HSCIF1_1),
956 PINMUX_IPSR_MSEL(IP3_8_6, SCIFB1_TXD_B, SEL_SCIFB1_1),
957 PINMUX_IPSR_GPSR(IP3_8_6, PWM2),
958 PINMUX_IPSR_GPSR(IP3_8_6, TPU_TO2),
959 PINMUX_IPSR_GPSR(IP3_11_9, RD_WR_N),
960 PINMUX_IPSR_MSEL(IP3_11_9, HRX2_B, SEL_HSCIF2_1),
961 PINMUX_IPSR_MSEL(IP3_11_9, FMIN_B, SEL_FM_1),
962 PINMUX_IPSR_MSEL(IP3_11_9, SCIFB0_RXD_B, SEL_SCIFB_1),
963 PINMUX_IPSR_MSEL(IP3_11_9, DREQ1_D, SEL_LBS_1),
964 PINMUX_IPSR_GPSR(IP3_13_12, WE0_N),
965 PINMUX_IPSR_MSEL(IP3_13_12, HCTS2_N_B, SEL_HSCIF2_1),
966 PINMUX_IPSR_MSEL(IP3_13_12, SCIFB0_TXD_B, SEL_SCIFB_1),
967 PINMUX_IPSR_GPSR(IP3_15_14, WE1_N),
968 PINMUX_IPSR_MSEL(IP3_15_14, ATARD0_N_B, SEL_LBS_1),
969 PINMUX_IPSR_MSEL(IP3_15_14, HTX2_B, SEL_HSCIF2_1),
970 PINMUX_IPSR_MSEL(IP3_15_14, SCIFB0_RTS_N_B, SEL_SCIFB_1),
971 PINMUX_IPSR_GPSR(IP3_17_16, EX_WAIT0),
972 PINMUX_IPSR_MSEL(IP3_17_16, HRTS2_N_B, SEL_HSCIF2_1),
973 PINMUX_IPSR_MSEL(IP3_17_16, SCIFB0_CTS_N_B, SEL_SCIFB_1),
974 PINMUX_IPSR_GPSR(IP3_19_18, DREQ0),
975 PINMUX_IPSR_GPSR(IP3_19_18, PWM3),
976 PINMUX_IPSR_GPSR(IP3_19_18, TPU_TO3),
977 PINMUX_IPSR_GPSR(IP3_21_20, DACK0),
978 PINMUX_IPSR_GPSR(IP3_21_20, DRACK0),
979 PINMUX_IPSR_MSEL(IP3_21_20, REMOCON, SEL_RCN_0),
980 PINMUX_IPSR_MSEL(IP3_24_22, SPEEDIN, SEL_RSP_0),
981 PINMUX_IPSR_MSEL(IP3_24_22, HSCK0_C, SEL_HSCIF0_2),
982 PINMUX_IPSR_MSEL(IP3_24_22, HSCK2_C, SEL_HSCIF2_2),
983 PINMUX_IPSR_MSEL(IP3_24_22, SCIFB0_SCK_B, SEL_SCIFB_1),
984 PINMUX_IPSR_MSEL(IP3_24_22, SCIFB2_SCK_B, SEL_SCIFB2_1),
985 PINMUX_IPSR_MSEL(IP3_24_22, DREQ2_C, SEL_LBS_2),
986 PINMUX_IPSR_MSEL(IP3_30_28, HTX2_C, SEL_HSCIF2_2),
987 PINMUX_IPSR_MSEL(IP3_27_25, SSI_SCK0129, SEL_SSI0_0),
988 PINMUX_IPSR_MSEL(IP3_27_25, HRX0_C, SEL_HSCIF0_2),
989 PINMUX_IPSR_MSEL(IP3_27_25, HRX2_C, SEL_HSCIF2_2),
990 PINMUX_IPSR_MSEL(IP3_27_25, SCIFB0_RXD_C, SEL_SCIFB_2),
991 PINMUX_IPSR_MSEL(IP3_27_25, SCIFB2_RXD_C, SEL_SCIFB2_2),
992 PINMUX_IPSR_MSEL(IP3_30_28, SSI_WS0129, SEL_SSI0_0),
993 PINMUX_IPSR_MSEL(IP3_30_28, HTX0_C, SEL_HSCIF0_2),
994 PINMUX_IPSR_MSEL(IP3_30_28, HTX2_C, SEL_HSCIF2_2),
995 PINMUX_IPSR_MSEL(IP3_30_28, SCIFB0_TXD_C, SEL_SCIFB_2),
996 PINMUX_IPSR_MSEL(IP3_30_28, SCIFB2_TXD_C, SEL_SCIFB2_2),
997
998 /* IPSR4 */
999 PINMUX_IPSR_MSEL(IP4_1_0, SSI_SDATA0, SEL_SSI0_0),
1000 PINMUX_IPSR_MSEL(IP4_1_0, I2C0_SCL_B, SEL_I2C0_1),
1001 PINMUX_IPSR_MSEL(IP4_1_0, IIC0_SCL_B, SEL_IIC0_1),
1002 PINMUX_IPSR_MSEL(IP4_1_0, MSIOF2_SCK_C, SEL_SOF2_2),
1003 PINMUX_IPSR_MSEL(IP4_4_2, SSI_SCK1, SEL_SSI1_0),
1004 PINMUX_IPSR_MSEL(IP4_4_2, I2C0_SDA_B, SEL_I2C0_1),
1005 PINMUX_IPSR_MSEL(IP4_4_2, IIC0_SDA_B, SEL_IIC0_1),
1006 PINMUX_IPSR_MSEL(IP4_4_2, MSIOF2_SYNC_C, SEL_SOF2_2),
1007 PINMUX_IPSR_MSEL(IP4_4_2, GLO_I0_D, SEL_GPS_3),
1008 PINMUX_IPSR_MSEL(IP4_7_5, SSI_WS1, SEL_SSI1_0),
1009 PINMUX_IPSR_MSEL(IP4_7_5, I2C1_SCL_B, SEL_I2C1_1),
1010 PINMUX_IPSR_MSEL(IP4_7_5, IIC1_SCL_B, SEL_IIC1_1),
1011 PINMUX_IPSR_MSEL(IP4_7_5, MSIOF2_TXD_C, SEL_SOF2_2),
1012 PINMUX_IPSR_MSEL(IP4_7_5, GLO_I1_D, SEL_GPS_3),
1013 PINMUX_IPSR_MSEL(IP4_9_8, SSI_SDATA1, SEL_SSI1_0),
1014 PINMUX_IPSR_MSEL(IP4_9_8, I2C1_SDA_B, SEL_I2C1_1),
1015 PINMUX_IPSR_MSEL(IP4_9_8, IIC1_SDA_B, SEL_IIC1_1),
1016 PINMUX_IPSR_MSEL(IP4_9_8, MSIOF2_RXD_C, SEL_SOF2_2),
1017 PINMUX_IPSR_GPSR(IP4_12_10, SSI_SCK2),
1018 PINMUX_IPSR_MSEL(IP4_12_10, I2C2_SCL, SEL_I2C2_0),
1019 PINMUX_IPSR_MSEL(IP4_12_10, GPS_CLK_B, SEL_GPS_1),
1020 PINMUX_IPSR_MSEL(IP4_12_10, GLO_Q0_D, SEL_GPS_3),
1021 PINMUX_IPSR_MSEL(IP4_12_10, HSCK1_E, SEL_HSCIF1_4),
1022 PINMUX_IPSR_GPSR(IP4_15_13, SSI_WS2),
1023 PINMUX_IPSR_MSEL(IP4_15_13, I2C2_SDA, SEL_I2C2_0),
1024 PINMUX_IPSR_MSEL(IP4_15_13, GPS_SIGN_B, SEL_GPS_1),
1025 PINMUX_IPSR_MSEL(IP4_15_13, RX2_E, SEL_SCIF2_4),
1026 PINMUX_IPSR_MSEL(IP4_15_13, GLO_Q1_D, SEL_GPS_3),
1027 PINMUX_IPSR_MSEL(IP4_15_13, HCTS1_N_E, SEL_HSCIF1_4),
1028 PINMUX_IPSR_GPSR(IP4_18_16, SSI_SDATA2),
1029 PINMUX_IPSR_MSEL(IP4_18_16, GPS_MAG_B, SEL_GPS_1),
1030 PINMUX_IPSR_MSEL(IP4_18_16, TX2_E, SEL_SCIF2_4),
1031 PINMUX_IPSR_MSEL(IP4_18_16, HRTS1_N_E, SEL_HSCIF1_4),
1032 PINMUX_IPSR_GPSR(IP4_19, SSI_SCK34),
1033 PINMUX_IPSR_GPSR(IP4_20, SSI_WS34),
1034 PINMUX_IPSR_GPSR(IP4_21, SSI_SDATA3),
1035 PINMUX_IPSR_GPSR(IP4_23_22, SSI_SCK4),
1036 PINMUX_IPSR_MSEL(IP4_23_22, GLO_SS_D, SEL_GPS_3),
1037 PINMUX_IPSR_GPSR(IP4_25_24, SSI_WS4),
1038 PINMUX_IPSR_MSEL(IP4_25_24, GLO_RFON_D, SEL_GPS_3),
1039 PINMUX_IPSR_GPSR(IP4_27_26, SSI_SDATA4),
1040 PINMUX_IPSR_MSEL(IP4_27_26, MSIOF2_SCK_D, SEL_SOF2_3),
1041 PINMUX_IPSR_GPSR(IP4_30_28, SSI_SCK5),
1042 PINMUX_IPSR_MSEL(IP4_30_28, MSIOF1_SCK_C, SEL_SOF1_2),
1043 PINMUX_IPSR_MSEL(IP4_30_28, TS_SDATA0, SEL_TSIF0_0),
1044 PINMUX_IPSR_MSEL(IP4_30_28, GLO_I0, SEL_GPS_0),
1045 PINMUX_IPSR_MSEL(IP4_30_28, MSIOF2_SYNC_D, SEL_SOF2_3),
1046 PINMUX_IPSR_GPSR(IP4_30_28, VI1_R2_B),
1047
1048 /* IPSR5 */
1049 PINMUX_IPSR_GPSR(IP5_2_0, SSI_WS5),
1050 PINMUX_IPSR_MSEL(IP5_2_0, MSIOF1_SYNC_C, SEL_SOF1_2),
1051 PINMUX_IPSR_MSEL(IP5_2_0, TS_SCK0, SEL_TSIF0_0),
1052 PINMUX_IPSR_MSEL(IP5_2_0, GLO_I1, SEL_GPS_0),
1053 PINMUX_IPSR_MSEL(IP5_2_0, MSIOF2_TXD_D, SEL_SOF2_3),
1054 PINMUX_IPSR_GPSR(IP5_2_0, VI1_R3_B),
1055 PINMUX_IPSR_GPSR(IP5_5_3, SSI_SDATA5),
1056 PINMUX_IPSR_MSEL(IP5_5_3, MSIOF1_TXD_C, SEL_SOF1_2),
1057 PINMUX_IPSR_MSEL(IP5_5_3, TS_SDEN0, SEL_TSIF0_0),
1058 PINMUX_IPSR_MSEL(IP5_5_3, GLO_Q0, SEL_GPS_0),
1059 PINMUX_IPSR_MSEL(IP5_5_3, MSIOF2_SS1_D, SEL_SOF2_3),
1060 PINMUX_IPSR_GPSR(IP5_5_3, VI1_R4_B),
1061 PINMUX_IPSR_GPSR(IP5_8_6, SSI_SCK6),
1062 PINMUX_IPSR_MSEL(IP5_8_6, MSIOF1_RXD_C, SEL_SOF1_2),
1063 PINMUX_IPSR_MSEL(IP5_8_6, TS_SPSYNC0, SEL_TSIF0_0),
1064 PINMUX_IPSR_MSEL(IP5_8_6, GLO_Q1, SEL_GPS_0),
1065 PINMUX_IPSR_MSEL(IP5_8_6, MSIOF2_RXD_D, SEL_SOF2_3),
1066 PINMUX_IPSR_GPSR(IP5_8_6, VI1_R5_B),
1067 PINMUX_IPSR_GPSR(IP5_11_9, SSI_WS6),
1068 PINMUX_IPSR_MSEL(IP5_11_9, GLO_SCLK, SEL_GPS_0),
1069 PINMUX_IPSR_MSEL(IP5_11_9, MSIOF2_SS2_D, SEL_SOF2_3),
1070 PINMUX_IPSR_GPSR(IP5_11_9, VI1_R6_B),
1071 PINMUX_IPSR_GPSR(IP5_14_12, SSI_SDATA6),
1072 PINMUX_IPSR_MSEL(IP5_14_12, STP_IVCXO27_0_B, SEL_SSP_1),
1073 PINMUX_IPSR_MSEL(IP5_14_12, GLO_SDATA, SEL_GPS_0),
1074 PINMUX_IPSR_GPSR(IP5_14_12, VI1_R7_B),
1075 PINMUX_IPSR_MSEL(IP5_16_15, SSI_SCK78, SEL_SSI7_0),
1076 PINMUX_IPSR_MSEL(IP5_16_15, STP_ISCLK_0_B, SEL_SSP_1),
1077 PINMUX_IPSR_MSEL(IP5_16_15, GLO_SS, SEL_GPS_0),
1078 PINMUX_IPSR_MSEL(IP5_19_17, SSI_WS78, SEL_SSI7_0),
1079 PINMUX_IPSR_MSEL(IP5_19_17, TX0_D, SEL_SCIF0_3),
1080 PINMUX_IPSR_MSEL(IP5_19_17, STP_ISD_0_B, SEL_SSP_1),
1081 PINMUX_IPSR_MSEL(IP5_19_17, GLO_RFON, SEL_GPS_0),
1082 PINMUX_IPSR_MSEL(IP5_21_20, SSI_SDATA7, SEL_SSI7_0),
1083 PINMUX_IPSR_MSEL(IP5_21_20, RX0_D, SEL_SCIF0_3),
1084 PINMUX_IPSR_MSEL(IP5_21_20, STP_ISEN_0_B, SEL_SSP_1),
1085 PINMUX_IPSR_MSEL(IP5_23_22, SSI_SDATA8, SEL_SSI8_0),
1086 PINMUX_IPSR_MSEL(IP5_23_22, TX1_D, SEL_SCIF1_3),
1087 PINMUX_IPSR_MSEL(IP5_23_22, STP_ISSYNC_0_B, SEL_SSP_1),
1088 PINMUX_IPSR_MSEL(IP5_25_24, SSI_SCK9, SEL_SSI9_0),
1089 PINMUX_IPSR_MSEL(IP5_25_24, RX1_D, SEL_SCIF1_3),
1090 PINMUX_IPSR_MSEL(IP5_25_24, GLO_SCLK_D, SEL_GPS_3),
1091 PINMUX_IPSR_MSEL(IP5_28_26, SSI_WS9, SEL_SSI9_0),
1092 PINMUX_IPSR_MSEL(IP5_28_26, TX3_D, SEL_SCIF3_3),
1093 PINMUX_IPSR_MSEL(IP5_28_26, CAN0_TX_D, SEL_CAN0_3),
1094 PINMUX_IPSR_MSEL(IP5_28_26, GLO_SDATA_D, SEL_GPS_3),
1095 PINMUX_IPSR_MSEL(IP5_31_29, SSI_SDATA9, SEL_SSI9_0),
1096 PINMUX_IPSR_MSEL(IP5_31_29, RX3_D, SEL_SCIF3_3),
1097 PINMUX_IPSR_MSEL(IP5_31_29, CAN0_RX_D, SEL_CAN0_3),
1098
1099 /* IPSR6 */
1100 PINMUX_IPSR_MSEL(IP6_2_0, AUDIO_CLKB, SEL_ADG_0),
1101 PINMUX_IPSR_MSEL(IP6_2_0, STP_OPWM_0_B, SEL_SSP_1),
1102 PINMUX_IPSR_MSEL(IP6_2_0, MSIOF1_SCK_B, SEL_SOF1_1),
1103 PINMUX_IPSR_MSEL(IP6_2_0, SCIF_CLK, SEL_SCIF_0),
1104 PINMUX_IPSR_GPSR(IP6_2_0, DVC_MUTE),
1105 PINMUX_IPSR_MSEL(IP6_2_0, BPFCLK_E, SEL_FM_4),
1106 PINMUX_IPSR_GPSR(IP6_5_3, AUDIO_CLKC),
1107 PINMUX_IPSR_MSEL(IP6_5_3, SCIFB0_SCK_C, SEL_SCIFB_2),
1108 PINMUX_IPSR_MSEL(IP6_5_3, MSIOF1_SYNC_B, SEL_SOF1_1),
1109 PINMUX_IPSR_MSEL(IP6_5_3, RX2, SEL_SCIF2_0),
1110 PINMUX_IPSR_MSEL(IP6_5_3, SCIFA2_RXD, SEL_SCIFA2_0),
1111 PINMUX_IPSR_MSEL(IP6_5_3, FMIN_E, SEL_FM_4),
1112 PINMUX_IPSR_GPSR(IP6_7_6, AUDIO_CLKOUT),
1113 PINMUX_IPSR_MSEL(IP6_7_6, MSIOF1_SS1_B, SEL_SOF1_1),
1114 PINMUX_IPSR_MSEL(IP6_7_6, TX2, SEL_SCIF2_0),
1115 PINMUX_IPSR_MSEL(IP6_7_6, SCIFA2_TXD, SEL_SCIFA2_0),
1116 PINMUX_IPSR_GPSR(IP6_9_8, IRQ0),
1117 PINMUX_IPSR_MSEL(IP6_9_8, SCIFB1_RXD_D, SEL_SCIFB1_3),
1118 PINMUX_IPSR_GPSR(IP6_9_8, INTC_IRQ0_N),
1119 PINMUX_IPSR_GPSR(IP6_11_10, IRQ1),
1120 PINMUX_IPSR_MSEL(IP6_11_10, SCIFB1_SCK_C, SEL_SCIFB1_2),
1121 PINMUX_IPSR_GPSR(IP6_11_10, INTC_IRQ1_N),
1122 PINMUX_IPSR_GPSR(IP6_13_12, IRQ2),
1123 PINMUX_IPSR_MSEL(IP6_13_12, SCIFB1_TXD_D, SEL_SCIFB1_3),
1124 PINMUX_IPSR_GPSR(IP6_13_12, INTC_IRQ2_N),
1125 PINMUX_IPSR_GPSR(IP6_15_14, IRQ3),
1126 PINMUX_IPSR_MSEL(IP6_15_14, I2C4_SCL_C, SEL_I2C4_2),
1127 PINMUX_IPSR_MSEL(IP6_15_14, MSIOF2_TXD_E, SEL_SOF2_4),
1128 PINMUX_IPSR_GPSR(IP6_15_14, INTC_IRQ4_N),
1129 PINMUX_IPSR_GPSR(IP6_18_16, IRQ4),
1130 PINMUX_IPSR_MSEL(IP6_18_16, HRX1_C, SEL_HSCIF1_2),
1131 PINMUX_IPSR_MSEL(IP6_18_16, I2C4_SDA_C, SEL_I2C4_2),
1132 PINMUX_IPSR_MSEL(IP6_18_16, MSIOF2_RXD_E, SEL_SOF2_4),
1133 PINMUX_IPSR_GPSR(IP6_18_16, INTC_IRQ4_N),
1134 PINMUX_IPSR_GPSR(IP6_20_19, IRQ5),
1135 PINMUX_IPSR_MSEL(IP6_20_19, HTX1_C, SEL_HSCIF1_2),
1136 PINMUX_IPSR_MSEL(IP6_20_19, I2C1_SCL_E, SEL_I2C1_4),
1137 PINMUX_IPSR_MSEL(IP6_20_19, MSIOF2_SCK_E, SEL_SOF2_4),
1138 PINMUX_IPSR_GPSR(IP6_23_21, IRQ6),
1139 PINMUX_IPSR_MSEL(IP6_23_21, HSCK1_C, SEL_HSCIF1_2),
1140 PINMUX_IPSR_MSEL(IP6_23_21, MSIOF1_SS2_B, SEL_SOF1_1),
1141 PINMUX_IPSR_MSEL(IP6_23_21, I2C1_SDA_E, SEL_I2C1_4),
1142 PINMUX_IPSR_MSEL(IP6_23_21, MSIOF2_SYNC_E, SEL_SOF2_4),
1143 PINMUX_IPSR_GPSR(IP6_26_24, IRQ7),
1144 PINMUX_IPSR_MSEL(IP6_26_24, HCTS1_N_C, SEL_HSCIF1_2),
1145 PINMUX_IPSR_MSEL(IP6_26_24, MSIOF1_TXD_B, SEL_SOF1_1),
1146 PINMUX_IPSR_MSEL(IP6_26_24, GPS_CLK_C, SEL_GPS_2),
1147 PINMUX_IPSR_MSEL(IP6_26_24, GPS_CLK_D, SEL_GPS_3),
1148 PINMUX_IPSR_GPSR(IP6_29_27, IRQ8),
1149 PINMUX_IPSR_MSEL(IP6_29_27, HRTS1_N_C, SEL_HSCIF1_2),
1150 PINMUX_IPSR_MSEL(IP6_29_27, MSIOF1_RXD_B, SEL_SOF1_1),
1151 PINMUX_IPSR_MSEL(IP6_29_27, GPS_SIGN_C, SEL_GPS_2),
1152 PINMUX_IPSR_MSEL(IP6_29_27, GPS_SIGN_D, SEL_GPS_3),
1153
1154 /* IPSR7 */
1155 PINMUX_IPSR_GPSR(IP7_2_0, IRQ9),
1156 PINMUX_IPSR_MSEL(IP7_2_0, DU1_DOTCLKIN_B, SEL_DIS_1),
1157 PINMUX_IPSR_MSEL(IP7_2_0, CAN_CLK_D, SEL_CANCLK_3),
1158 PINMUX_IPSR_MSEL(IP7_2_0, GPS_MAG_C, SEL_GPS_2),
1159 PINMUX_IPSR_MSEL(IP7_2_0, SCIF_CLK_B, SEL_SCIF_1),
1160 PINMUX_IPSR_MSEL(IP7_2_0, GPS_MAG_D, SEL_GPS_3),
1161 PINMUX_IPSR_GPSR(IP7_5_3, DU1_DR0),
1162 PINMUX_IPSR_GPSR(IP7_5_3, LCDOUT0),
1163 PINMUX_IPSR_MSEL(IP7_5_3, VI1_DATA0_B, SEL_VI1_1),
1164 PINMUX_IPSR_MSEL(IP7_5_3, TX0_B, SEL_SCIF0_1),
1165 PINMUX_IPSR_MSEL(IP7_5_3, SCIFA0_TXD_B, SEL_SCFA_1),
1166 PINMUX_IPSR_MSEL(IP7_5_3, MSIOF2_SCK_B, SEL_SOF2_1),
1167 PINMUX_IPSR_GPSR(IP7_8_6, DU1_DR1),
1168 PINMUX_IPSR_GPSR(IP7_8_6, LCDOUT1),
1169 PINMUX_IPSR_MSEL(IP7_8_6, VI1_DATA1_B, SEL_VI1_1),
1170 PINMUX_IPSR_MSEL(IP7_8_6, RX0_B, SEL_SCIF0_1),
1171 PINMUX_IPSR_MSEL(IP7_8_6, SCIFA0_RXD_B, SEL_SCFA_1),
1172 PINMUX_IPSR_MSEL(IP7_8_6, MSIOF2_SYNC_B, SEL_SOF2_1),
1173 PINMUX_IPSR_GPSR(IP7_10_9, DU1_DR2),
1174 PINMUX_IPSR_GPSR(IP7_10_9, LCDOUT2),
1175 PINMUX_IPSR_MSEL(IP7_10_9, SSI_SCK0129_B, SEL_SSI0_1),
1176 PINMUX_IPSR_GPSR(IP7_12_11, DU1_DR3),
1177 PINMUX_IPSR_GPSR(IP7_12_11, LCDOUT3),
1178 PINMUX_IPSR_MSEL(IP7_12_11, SSI_WS0129_B, SEL_SSI0_1),
1179 PINMUX_IPSR_GPSR(IP7_14_13, DU1_DR4),
1180 PINMUX_IPSR_GPSR(IP7_14_13, LCDOUT4),
1181 PINMUX_IPSR_MSEL(IP7_14_13, SSI_SDATA0_B, SEL_SSI0_1),
1182 PINMUX_IPSR_GPSR(IP7_16_15, DU1_DR5),
1183 PINMUX_IPSR_GPSR(IP7_16_15, LCDOUT5),
1184 PINMUX_IPSR_MSEL(IP7_16_15, SSI_SCK1_B, SEL_SSI1_1),
1185 PINMUX_IPSR_GPSR(IP7_18_17, DU1_DR6),
1186 PINMUX_IPSR_GPSR(IP7_18_17, LCDOUT6),
1187 PINMUX_IPSR_MSEL(IP7_18_17, SSI_WS1_B, SEL_SSI1_1),
1188 PINMUX_IPSR_GPSR(IP7_20_19, DU1_DR7),
1189 PINMUX_IPSR_GPSR(IP7_20_19, LCDOUT7),
1190 PINMUX_IPSR_MSEL(IP7_20_19, SSI_SDATA1_B, SEL_SSI1_1),
1191 PINMUX_IPSR_GPSR(IP7_23_21, DU1_DG0),
1192 PINMUX_IPSR_GPSR(IP7_23_21, LCDOUT8),
1193 PINMUX_IPSR_MSEL(IP7_23_21, VI1_DATA2_B, SEL_VI1_1),
1194 PINMUX_IPSR_MSEL(IP7_23_21, TX1_B, SEL_SCIF1_1),
1195 PINMUX_IPSR_MSEL(IP7_23_21, SCIFA1_TXD_B, SEL_SCIFA1_1),
1196 PINMUX_IPSR_MSEL(IP7_23_21, MSIOF2_SS1_B, SEL_SOF2_1),
1197 PINMUX_IPSR_GPSR(IP7_26_24, DU1_DG1),
1198 PINMUX_IPSR_GPSR(IP7_26_24, LCDOUT9),
1199 PINMUX_IPSR_MSEL(IP7_26_24, VI1_DATA3_B, SEL_VI1_1),
1200 PINMUX_IPSR_MSEL(IP7_26_24, RX1_B, SEL_SCIF1_1),
1201 PINMUX_IPSR_MSEL(IP7_26_24, SCIFA1_RXD_B, SEL_SCIFA1_1),
1202 PINMUX_IPSR_MSEL(IP7_26_24, MSIOF2_SS2_B, SEL_SOF2_1),
1203 PINMUX_IPSR_GPSR(IP7_29_27, DU1_DG2),
1204 PINMUX_IPSR_GPSR(IP7_29_27, LCDOUT10),
1205 PINMUX_IPSR_MSEL(IP7_29_27, VI1_DATA4_B, SEL_VI1_1),
1206 PINMUX_IPSR_GPSR(IP7_29_27, SCIF1_SCK_B),
1207 PINMUX_IPSR_MSEL(IP7_29_27, SCIFA1_SCK, SEL_SCIFA1_0),
1208 PINMUX_IPSR_MSEL(IP7_29_27, SSI_SCK78_B, SEL_SSI7_1),
1209
1210 /* IPSR8 */
1211 PINMUX_IPSR_GPSR(IP8_2_0, DU1_DG3),
1212 PINMUX_IPSR_GPSR(IP8_2_0, LCDOUT11),
1213 PINMUX_IPSR_MSEL(IP8_2_0, VI1_DATA5_B, SEL_VI1_1),
1214 PINMUX_IPSR_MSEL(IP8_2_0, SSI_WS78_B, SEL_SSI7_1),
1215 PINMUX_IPSR_GPSR(IP8_5_3, DU1_DG4),
1216 PINMUX_IPSR_GPSR(IP8_5_3, LCDOUT12),
1217 PINMUX_IPSR_MSEL(IP8_5_3, VI1_DATA6_B, SEL_VI1_1),
1218 PINMUX_IPSR_MSEL(IP8_5_3, HRX0_B, SEL_HSCIF0_1),
1219 PINMUX_IPSR_MSEL(IP8_5_3, SCIFB2_RXD_B, SEL_SCIFB2_1),
1220 PINMUX_IPSR_MSEL(IP8_5_3, SSI_SDATA7_B, SEL_SSI7_1),
1221 PINMUX_IPSR_GPSR(IP8_8_6, DU1_DG5),
1222 PINMUX_IPSR_GPSR(IP8_8_6, LCDOUT13),
1223 PINMUX_IPSR_MSEL(IP8_8_6, VI1_DATA7_B, SEL_VI1_1),
1224 PINMUX_IPSR_MSEL(IP8_8_6, HCTS0_N_B, SEL_HSCIF0_1),
1225 PINMUX_IPSR_MSEL(IP8_8_6, SCIFB2_TXD_B, SEL_SCIFB2_1),
1226 PINMUX_IPSR_MSEL(IP8_8_6, SSI_SDATA8_B, SEL_SSI8_1),
1227 PINMUX_IPSR_GPSR(IP8_11_9, DU1_DG6),
1228 PINMUX_IPSR_GPSR(IP8_11_9, LCDOUT14),
1229 PINMUX_IPSR_MSEL(IP8_11_9, HRTS0_N_B, SEL_HSCIF0_1),
1230 PINMUX_IPSR_MSEL(IP8_11_9, SCIFB2_CTS_N_B, SEL_SCIFB2_1),
1231 PINMUX_IPSR_MSEL(IP8_11_9, SSI_SCK9_B, SEL_SSI9_1),
1232 PINMUX_IPSR_GPSR(IP8_14_12, DU1_DG7),
1233 PINMUX_IPSR_GPSR(IP8_14_12, LCDOUT15),
1234 PINMUX_IPSR_MSEL(IP8_14_12, HTX0_B, SEL_HSCIF0_1),
1235 PINMUX_IPSR_MSEL(IP8_14_12, SCIFB2_RTS_N_B, SEL_SCIFB2_1),
1236 PINMUX_IPSR_MSEL(IP8_14_12, SSI_WS9_B, SEL_SSI9_1),
1237 PINMUX_IPSR_GPSR(IP8_17_15, DU1_DB0),
1238 PINMUX_IPSR_GPSR(IP8_17_15, LCDOUT16),
1239 PINMUX_IPSR_MSEL(IP8_17_15, VI1_CLK_B, SEL_VI1_1),
1240 PINMUX_IPSR_MSEL(IP8_17_15, TX2_B, SEL_SCIF2_1),
1241 PINMUX_IPSR_MSEL(IP8_17_15, SCIFA2_TXD_B, SEL_SCIFA2_1),
1242 PINMUX_IPSR_MSEL(IP8_17_15, MSIOF2_TXD_B, SEL_SOF2_1),
1243 PINMUX_IPSR_GPSR(IP8_20_18, DU1_DB1),
1244 PINMUX_IPSR_GPSR(IP8_20_18, LCDOUT17),
1245 PINMUX_IPSR_MSEL(IP8_20_18, VI1_HSYNC_N_B, SEL_VI1_1),
1246 PINMUX_IPSR_MSEL(IP8_20_18, RX2_B, SEL_SCIF2_1),
1247 PINMUX_IPSR_MSEL(IP8_20_18, SCIFA2_RXD_B, SEL_SCIFA2_1),
1248 PINMUX_IPSR_MSEL(IP8_20_18, MSIOF2_RXD_B, SEL_SOF2_1),
1249 PINMUX_IPSR_GPSR(IP8_23_21, DU1_DB2),
1250 PINMUX_IPSR_GPSR(IP8_23_21, LCDOUT18),
1251 PINMUX_IPSR_MSEL(IP8_23_21, VI1_VSYNC_N_B, SEL_VI1_1),
1252 PINMUX_IPSR_GPSR(IP8_23_21, SCIF2_SCK_B),
1253 PINMUX_IPSR_MSEL(IP8_23_21, SCIFA2_SCK, SEL_SCIFA2_1),
1254 PINMUX_IPSR_MSEL(IP8_23_21, SSI_SDATA9_B, SEL_SSI9_1),
1255 PINMUX_IPSR_GPSR(IP8_25_24, DU1_DB3),
1256 PINMUX_IPSR_GPSR(IP8_25_24, LCDOUT19),
1257 PINMUX_IPSR_MSEL(IP8_25_24, VI1_CLKENB_B, SEL_VI1_1),
1258 PINMUX_IPSR_GPSR(IP8_27_26, DU1_DB4),
1259 PINMUX_IPSR_GPSR(IP8_27_26, LCDOUT20),
1260 PINMUX_IPSR_MSEL(IP8_27_26, VI1_FIELD_B, SEL_VI1_1),
1261 PINMUX_IPSR_MSEL(IP8_27_26, CAN1_RX, SEL_CAN1_0),
1262 PINMUX_IPSR_GPSR(IP8_30_28, DU1_DB5),
1263 PINMUX_IPSR_GPSR(IP8_30_28, LCDOUT21),
1264 PINMUX_IPSR_MSEL(IP8_30_28, TX3, SEL_SCIF3_0),
1265 PINMUX_IPSR_MSEL(IP8_30_28, SCIFA3_TXD, SEL_SCIFA3_0),
1266 PINMUX_IPSR_MSEL(IP8_30_28, CAN1_TX, SEL_CAN1_0),
1267
1268 /* IPSR9 */
1269 PINMUX_IPSR_GPSR(IP9_2_0, DU1_DB6),
1270 PINMUX_IPSR_GPSR(IP9_2_0, LCDOUT22),
1271 PINMUX_IPSR_MSEL(IP9_2_0, I2C3_SCL_C, SEL_I2C3_2),
1272 PINMUX_IPSR_MSEL(IP9_2_0, RX3, SEL_SCIF3_0),
1273 PINMUX_IPSR_MSEL(IP9_2_0, SCIFA3_RXD, SEL_SCIFA3_0),
1274 PINMUX_IPSR_GPSR(IP9_5_3, DU1_DB7),
1275 PINMUX_IPSR_GPSR(IP9_5_3, LCDOUT23),
1276 PINMUX_IPSR_MSEL(IP9_5_3, I2C3_SDA_C, SEL_I2C3_2),
1277 PINMUX_IPSR_MSEL(IP9_5_3, SCIF3_SCK, SEL_SCIF3_0),
1278 PINMUX_IPSR_MSEL(IP9_5_3, SCIFA3_SCK, SEL_SCIFA3_0),
1279 PINMUX_IPSR_MSEL(IP9_6, DU1_DOTCLKIN, SEL_DIS_0),
1280 PINMUX_IPSR_GPSR(IP9_6, QSTVA_QVS),
1281 PINMUX_IPSR_GPSR(IP9_7, DU1_DOTCLKOUT0),
1282 PINMUX_IPSR_GPSR(IP9_7, QCLK),
1283 PINMUX_IPSR_GPSR(IP9_10_8, DU1_DOTCLKOUT1),
1284 PINMUX_IPSR_GPSR(IP9_10_8, QSTVB_QVE),
1285 PINMUX_IPSR_MSEL(IP9_10_8, CAN0_TX, SEL_CAN0_0),
1286 PINMUX_IPSR_MSEL(IP9_10_8, TX3_B, SEL_SCIF3_1),
1287 PINMUX_IPSR_MSEL(IP9_10_8, I2C2_SCL_B, SEL_I2C2_1),
1288 PINMUX_IPSR_GPSR(IP9_10_8, PWM4),
1289 PINMUX_IPSR_GPSR(IP9_11, DU1_EXHSYNC_DU1_HSYNC),
1290 PINMUX_IPSR_GPSR(IP9_11, QSTH_QHS),
1291 PINMUX_IPSR_GPSR(IP9_12, DU1_EXVSYNC_DU1_VSYNC),
1292 PINMUX_IPSR_GPSR(IP9_12, QSTB_QHE),
1293 PINMUX_IPSR_GPSR(IP9_15_13, DU1_EXODDF_DU1_ODDF_DISP_CDE),
1294 PINMUX_IPSR_GPSR(IP9_15_13, QCPV_QDE),
1295 PINMUX_IPSR_MSEL(IP9_15_13, CAN0_RX, SEL_CAN0_0),
1296 PINMUX_IPSR_MSEL(IP9_15_13, RX3_B, SEL_SCIF3_1),
1297 PINMUX_IPSR_MSEL(IP9_15_13, I2C2_SDA_B, SEL_I2C2_1),
1298 PINMUX_IPSR_GPSR(IP9_16, DU1_DISP),
1299 PINMUX_IPSR_GPSR(IP9_16, QPOLA),
1300 PINMUX_IPSR_GPSR(IP9_18_17, DU1_CDE),
1301 PINMUX_IPSR_GPSR(IP9_18_17, QPOLB),
1302 PINMUX_IPSR_GPSR(IP9_18_17, PWM4_B),
1303 PINMUX_IPSR_GPSR(IP9_20_19, VI0_CLKENB),
1304 PINMUX_IPSR_MSEL(IP9_20_19, TX4, SEL_SCIF4_0),
1305 PINMUX_IPSR_MSEL(IP9_20_19, SCIFA4_TXD, SEL_SCIFA4_0),
1306 PINMUX_IPSR_MSEL(IP9_20_19, TS_SDATA0_D, SEL_TSIF0_3),
1307 PINMUX_IPSR_GPSR(IP9_22_21, VI0_FIELD),
1308 PINMUX_IPSR_MSEL(IP9_22_21, RX4, SEL_SCIF4_0),
1309 PINMUX_IPSR_MSEL(IP9_22_21, SCIFA4_RXD, SEL_SCIFA4_0),
1310 PINMUX_IPSR_MSEL(IP9_22_21, TS_SCK0_D, SEL_TSIF0_3),
1311 PINMUX_IPSR_GPSR(IP9_24_23, VI0_HSYNC_N),
1312 PINMUX_IPSR_MSEL(IP9_24_23, TX5, SEL_SCIF5_0),
1313 PINMUX_IPSR_MSEL(IP9_24_23, SCIFA5_TXD, SEL_SCIFA5_0),
1314 PINMUX_IPSR_MSEL(IP9_24_23, TS_SDEN0_D, SEL_TSIF0_3),
1315 PINMUX_IPSR_GPSR(IP9_26_25, VI0_VSYNC_N),
1316 PINMUX_IPSR_MSEL(IP9_26_25, RX5, SEL_SCIF5_0),
1317 PINMUX_IPSR_MSEL(IP9_26_25, SCIFA5_RXD, SEL_SCIFA5_0),
1318 PINMUX_IPSR_MSEL(IP9_26_25, TS_SPSYNC0_D, SEL_TSIF0_3),
1319 PINMUX_IPSR_GPSR(IP9_28_27, VI0_DATA3_VI0_B3),
1320 PINMUX_IPSR_MSEL(IP9_28_27, SCIF3_SCK_B, SEL_SCIF3_1),
1321 PINMUX_IPSR_MSEL(IP9_28_27, SCIFA3_SCK_B, SEL_SCIFA3_1),
1322 PINMUX_IPSR_GPSR(IP9_31_29, VI0_G0),
1323 PINMUX_IPSR_MSEL(IP9_31_29, IIC1_SCL, SEL_IIC1_0),
1324 PINMUX_IPSR_MSEL(IP9_31_29, STP_IVCXO27_0_C, SEL_SSP_2),
1325 PINMUX_IPSR_MSEL(IP9_31_29, I2C4_SCL, SEL_I2C4_0),
1326 PINMUX_IPSR_MSEL(IP9_31_29, HCTS2_N, SEL_HSCIF2_0),
1327 PINMUX_IPSR_MSEL(IP9_31_29, SCIFB2_CTS_N, SEL_SCIFB2_0),
1328 PINMUX_IPSR_GPSR(IP9_31_29, ATAWR1_N),
1329
1330 /* IPSR10 */
1331 PINMUX_IPSR_GPSR(IP10_2_0, VI0_G1),
1332 PINMUX_IPSR_MSEL(IP10_2_0, IIC1_SDA, SEL_IIC1_0),
1333 PINMUX_IPSR_MSEL(IP10_2_0, STP_ISCLK_0_C, SEL_SSP_2),
1334 PINMUX_IPSR_MSEL(IP10_2_0, I2C4_SDA, SEL_I2C4_0),
1335 PINMUX_IPSR_MSEL(IP10_2_0, HRTS2_N, SEL_HSCIF2_0),
1336 PINMUX_IPSR_MSEL(IP10_2_0, SCIFB2_RTS_N, SEL_SCIFB2_0),
1337 PINMUX_IPSR_GPSR(IP10_2_0, ATADIR1_N),
1338 PINMUX_IPSR_GPSR(IP10_5_3, VI0_G2),
1339 PINMUX_IPSR_GPSR(IP10_5_3, VI2_HSYNC_N),
1340 PINMUX_IPSR_MSEL(IP10_5_3, STP_ISD_0_C, SEL_SSP_2),
1341 PINMUX_IPSR_MSEL(IP10_5_3, I2C3_SCL_B, SEL_I2C3_1),
1342 PINMUX_IPSR_MSEL(IP10_5_3, HSCK2, SEL_HSCIF2_0),
1343 PINMUX_IPSR_MSEL(IP10_5_3, SCIFB2_SCK, SEL_SCIFB2_0),
1344 PINMUX_IPSR_GPSR(IP10_5_3, ATARD1_N),
1345 PINMUX_IPSR_GPSR(IP10_8_6, VI0_G3),
1346 PINMUX_IPSR_GPSR(IP10_8_6, VI2_VSYNC_N),
1347 PINMUX_IPSR_MSEL(IP10_8_6, STP_ISEN_0_C, SEL_SSP_2),
1348 PINMUX_IPSR_MSEL(IP10_8_6, I2C3_SDA_B, SEL_I2C3_1),
1349 PINMUX_IPSR_MSEL(IP10_8_6, HRX2, SEL_HSCIF2_0),
1350 PINMUX_IPSR_MSEL(IP10_8_6, SCIFB2_RXD, SEL_SCIFB2_0),
1351 PINMUX_IPSR_GPSR(IP10_8_6, ATACS01_N),
1352 PINMUX_IPSR_GPSR(IP10_11_9, VI0_G4),
1353 PINMUX_IPSR_GPSR(IP10_11_9, VI2_CLKENB),
1354 PINMUX_IPSR_MSEL(IP10_11_9, STP_ISSYNC_0_C, SEL_SSP_2),
1355 PINMUX_IPSR_MSEL(IP10_11_9, HTX2, SEL_HSCIF2_0),
1356 PINMUX_IPSR_MSEL(IP10_11_9, SCIFB2_TXD, SEL_SCIFB2_0),
1357 PINMUX_IPSR_MSEL(IP10_11_9, SCIFB0_SCK_D, SEL_SCIFB_3),
1358 PINMUX_IPSR_GPSR(IP10_14_12, VI0_G5),
1359 PINMUX_IPSR_GPSR(IP10_14_12, VI2_FIELD),
1360 PINMUX_IPSR_MSEL(IP10_14_12, STP_OPWM_0_C, SEL_SSP_2),
1361 PINMUX_IPSR_MSEL(IP10_14_12, FMCLK_D, SEL_FM_3),
1362 PINMUX_IPSR_MSEL(IP10_14_12, CAN0_TX_E, SEL_CAN0_4),
1363 PINMUX_IPSR_MSEL(IP10_14_12, HTX1_D, SEL_HSCIF1_3),
1364 PINMUX_IPSR_MSEL(IP10_14_12, SCIFB0_TXD_D, SEL_SCIFB_3),
1365 PINMUX_IPSR_GPSR(IP10_16_15, VI0_G6),
1366 PINMUX_IPSR_GPSR(IP10_16_15, VI2_CLK),
1367 PINMUX_IPSR_MSEL(IP10_16_15, BPFCLK_D, SEL_FM_3),
1368 PINMUX_IPSR_GPSR(IP10_18_17, VI0_G7),
1369 PINMUX_IPSR_GPSR(IP10_18_17, VI2_DATA0),
1370 PINMUX_IPSR_MSEL(IP10_18_17, FMIN_D, SEL_FM_3),
1371 PINMUX_IPSR_GPSR(IP10_21_19, VI0_R0),
1372 PINMUX_IPSR_GPSR(IP10_21_19, VI2_DATA1),
1373 PINMUX_IPSR_MSEL(IP10_21_19, GLO_I0_B, SEL_GPS_1),
1374 PINMUX_IPSR_MSEL(IP10_21_19, TS_SDATA0_C, SEL_TSIF0_2),
1375 PINMUX_IPSR_GPSR(IP10_21_19, ATACS11_N),
1376 PINMUX_IPSR_GPSR(IP10_24_22, VI0_R1),
1377 PINMUX_IPSR_GPSR(IP10_24_22, VI2_DATA2),
1378 PINMUX_IPSR_MSEL(IP10_24_22, GLO_I1_B, SEL_GPS_1),
1379 PINMUX_IPSR_MSEL(IP10_24_22, TS_SCK0_C, SEL_TSIF0_2),
1380 PINMUX_IPSR_GPSR(IP10_24_22, ATAG1_N),
1381 PINMUX_IPSR_GPSR(IP10_26_25, VI0_R2),
1382 PINMUX_IPSR_GPSR(IP10_26_25, VI2_DATA3),
1383 PINMUX_IPSR_MSEL(IP10_26_25, GLO_Q0_B, SEL_GPS_1),
1384 PINMUX_IPSR_MSEL(IP10_26_25, TS_SDEN0_C, SEL_TSIF0_2),
1385 PINMUX_IPSR_GPSR(IP10_28_27, VI0_R3),
1386 PINMUX_IPSR_GPSR(IP10_28_27, VI2_DATA4),
1387 PINMUX_IPSR_MSEL(IP10_28_27, GLO_Q1_B, SEL_GPS_1),
1388 PINMUX_IPSR_MSEL(IP10_28_27, TS_SPSYNC0_C, SEL_TSIF0_2),
1389 PINMUX_IPSR_GPSR(IP10_31_29, VI0_R4),
1390 PINMUX_IPSR_GPSR(IP10_31_29, VI2_DATA5),
1391 PINMUX_IPSR_MSEL(IP10_31_29, GLO_SCLK_B, SEL_GPS_1),
1392 PINMUX_IPSR_MSEL(IP10_31_29, TX0_C, SEL_SCIF0_2),
1393 PINMUX_IPSR_MSEL(IP10_31_29, I2C1_SCL_D, SEL_I2C1_3),
1394
1395 /* IPSR11 */
1396 PINMUX_IPSR_GPSR(IP11_2_0, VI0_R5),
1397 PINMUX_IPSR_GPSR(IP11_2_0, VI2_DATA6),
1398 PINMUX_IPSR_MSEL(IP11_2_0, GLO_SDATA_B, SEL_GPS_1),
1399 PINMUX_IPSR_MSEL(IP11_2_0, RX0_C, SEL_SCIF0_2),
1400 PINMUX_IPSR_MSEL(IP11_2_0, I2C1_SDA_D, SEL_I2C1_3),
1401 PINMUX_IPSR_GPSR(IP11_5_3, VI0_R6),
1402 PINMUX_IPSR_GPSR(IP11_5_3, VI2_DATA7),
1403 PINMUX_IPSR_MSEL(IP11_5_3, GLO_SS_B, SEL_GPS_1),
1404 PINMUX_IPSR_MSEL(IP11_5_3, TX1_C, SEL_SCIF1_2),
1405 PINMUX_IPSR_MSEL(IP11_5_3, I2C4_SCL_B, SEL_I2C4_1),
1406 PINMUX_IPSR_GPSR(IP11_8_6, VI0_R7),
1407 PINMUX_IPSR_MSEL(IP11_8_6, GLO_RFON_B, SEL_GPS_1),
1408 PINMUX_IPSR_MSEL(IP11_8_6, RX1_C, SEL_SCIF1_2),
1409 PINMUX_IPSR_MSEL(IP11_8_6, CAN0_RX_E, SEL_CAN0_4),
1410 PINMUX_IPSR_MSEL(IP11_8_6, I2C4_SDA_B, SEL_I2C4_1),
1411 PINMUX_IPSR_MSEL(IP11_8_6, HRX1_D, SEL_HSCIF1_3),
1412 PINMUX_IPSR_MSEL(IP11_8_6, SCIFB0_RXD_D, SEL_SCIFB_3),
1413 PINMUX_IPSR_MSEL(IP11_11_9, VI1_HSYNC_N, SEL_VI1_0),
1414 PINMUX_IPSR_GPSR(IP11_11_9, AVB_RXD0),
1415 PINMUX_IPSR_MSEL(IP11_11_9, TS_SDATA0_B, SEL_TSIF0_1),
1416 PINMUX_IPSR_MSEL(IP11_11_9, TX4_B, SEL_SCIF4_1),
1417 PINMUX_IPSR_MSEL(IP11_11_9, SCIFA4_TXD_B, SEL_SCIFA4_1),
1418 PINMUX_IPSR_MSEL(IP11_14_12, VI1_VSYNC_N, SEL_VI1_0),
1419 PINMUX_IPSR_GPSR(IP11_14_12, AVB_RXD1),
1420 PINMUX_IPSR_MSEL(IP11_14_12, TS_SCK0_B, SEL_TSIF0_1),
1421 PINMUX_IPSR_MSEL(IP11_14_12, RX4_B, SEL_SCIF4_1),
1422 PINMUX_IPSR_MSEL(IP11_14_12, SCIFA4_RXD_B, SEL_SCIFA4_1),
1423 PINMUX_IPSR_MSEL(IP11_16_15, VI1_CLKENB, SEL_VI1_0),
1424 PINMUX_IPSR_GPSR(IP11_16_15, AVB_RXD2),
1425 PINMUX_IPSR_MSEL(IP11_16_15, TS_SDEN0_B, SEL_TSIF0_1),
1426 PINMUX_IPSR_MSEL(IP11_18_17, VI1_FIELD, SEL_VI1_0),
1427 PINMUX_IPSR_GPSR(IP11_18_17, AVB_RXD3),
1428 PINMUX_IPSR_MSEL(IP11_18_17, TS_SPSYNC0_B, SEL_TSIF0_1),
1429 PINMUX_IPSR_MSEL(IP11_19, VI1_CLK, SEL_VI1_0),
1430 PINMUX_IPSR_GPSR(IP11_19, AVB_RXD4),
1431 PINMUX_IPSR_MSEL(IP11_20, VI1_DATA0, SEL_VI1_0),
1432 PINMUX_IPSR_GPSR(IP11_20, AVB_RXD5),
1433 PINMUX_IPSR_MSEL(IP11_21, VI1_DATA1, SEL_VI1_0),
1434 PINMUX_IPSR_GPSR(IP11_21, AVB_RXD6),
1435 PINMUX_IPSR_MSEL(IP11_22, VI1_DATA2, SEL_VI1_0),
1436 PINMUX_IPSR_GPSR(IP11_22, AVB_RXD7),
1437 PINMUX_IPSR_MSEL(IP11_23, VI1_DATA3, SEL_VI1_0),
1438 PINMUX_IPSR_GPSR(IP11_23, AVB_RX_ER),
1439 PINMUX_IPSR_MSEL(IP11_24, VI1_DATA4, SEL_VI1_0),
1440 PINMUX_IPSR_GPSR(IP11_24, AVB_MDIO),
1441 PINMUX_IPSR_MSEL(IP11_25, VI1_DATA5, SEL_VI1_0),
1442 PINMUX_IPSR_GPSR(IP11_25, AVB_RX_DV),
1443 PINMUX_IPSR_MSEL(IP11_26, VI1_DATA6, SEL_VI1_0),
1444 PINMUX_IPSR_GPSR(IP11_26, AVB_MAGIC),
1445 PINMUX_IPSR_MSEL(IP11_27, VI1_DATA7, SEL_VI1_0),
1446 PINMUX_IPSR_GPSR(IP11_27, AVB_MDC),
1447 PINMUX_IPSR_GPSR(IP11_29_28, ETH_MDIO),
1448 PINMUX_IPSR_GPSR(IP11_29_28, AVB_RX_CLK),
1449 PINMUX_IPSR_MSEL(IP11_29_28, I2C2_SCL_C, SEL_I2C2_2),
1450 PINMUX_IPSR_GPSR(IP11_31_30, ETH_CRS_DV),
1451 PINMUX_IPSR_GPSR(IP11_31_30, AVB_LINK),
1452 PINMUX_IPSR_MSEL(IP11_31_30, I2C2_SDA_C, SEL_I2C2_2),
1453
1454 /* IPSR12 */
1455 PINMUX_IPSR_GPSR(IP12_1_0, ETH_RX_ER),
1456 PINMUX_IPSR_GPSR(IP12_1_0, AVB_CRS),
1457 PINMUX_IPSR_MSEL(IP12_1_0, I2C3_SCL, SEL_I2C3_0),
1458 PINMUX_IPSR_MSEL(IP12_1_0, IIC0_SCL, SEL_IIC0_0),
1459 PINMUX_IPSR_GPSR(IP12_3_2, ETH_RXD0),
1460 PINMUX_IPSR_GPSR(IP12_3_2, AVB_PHY_INT),
1461 PINMUX_IPSR_MSEL(IP12_3_2, I2C3_SDA, SEL_I2C3_0),
1462 PINMUX_IPSR_MSEL(IP12_3_2, IIC0_SDA, SEL_IIC0_0),
1463 PINMUX_IPSR_GPSR(IP12_6_4, ETH_RXD1),
1464 PINMUX_IPSR_GPSR(IP12_6_4, AVB_GTXREFCLK),
1465 PINMUX_IPSR_MSEL(IP12_6_4, CAN0_TX_C, SEL_CAN0_2),
1466 PINMUX_IPSR_MSEL(IP12_6_4, I2C2_SCL_D, SEL_I2C2_3),
1467 PINMUX_IPSR_MSEL(IP12_6_4, MSIOF1_RXD_E, SEL_SOF1_4),
1468 PINMUX_IPSR_GPSR(IP12_9_7, ETH_LINK),
1469 PINMUX_IPSR_GPSR(IP12_9_7, AVB_TXD0),
1470 PINMUX_IPSR_MSEL(IP12_9_7, CAN0_RX_C, SEL_CAN0_2),
1471 PINMUX_IPSR_MSEL(IP12_9_7, I2C2_SDA_D, SEL_I2C2_3),
1472 PINMUX_IPSR_MSEL(IP12_9_7, MSIOF1_SCK_E, SEL_SOF1_4),
1473 PINMUX_IPSR_GPSR(IP12_12_10, ETH_REFCLK),
1474 PINMUX_IPSR_GPSR(IP12_12_10, AVB_TXD1),
1475 PINMUX_IPSR_MSEL(IP12_12_10, SCIFA3_RXD_B, SEL_SCIFA3_1),
1476 PINMUX_IPSR_MSEL(IP12_12_10, CAN1_RX_C, SEL_CAN1_2),
1477 PINMUX_IPSR_MSEL(IP12_12_10, MSIOF1_SYNC_E, SEL_SOF1_4),
1478 PINMUX_IPSR_GPSR(IP12_15_13, ETH_TXD1),
1479 PINMUX_IPSR_GPSR(IP12_15_13, AVB_TXD2),
1480 PINMUX_IPSR_MSEL(IP12_15_13, SCIFA3_TXD_B, SEL_SCIFA3_1),
1481 PINMUX_IPSR_MSEL(IP12_15_13, CAN1_TX_C, SEL_CAN1_2),
1482 PINMUX_IPSR_MSEL(IP12_15_13, MSIOF1_TXD_E, SEL_SOF1_4),
1483 PINMUX_IPSR_GPSR(IP12_17_16, ETH_TX_EN),
1484 PINMUX_IPSR_GPSR(IP12_17_16, AVB_TXD3),
1485 PINMUX_IPSR_MSEL(IP12_17_16, TCLK1_B, SEL_TMU1_0),
1486 PINMUX_IPSR_MSEL(IP12_17_16, CAN_CLK_B, SEL_CANCLK_1),
1487 PINMUX_IPSR_GPSR(IP12_19_18, ETH_MAGIC),
1488 PINMUX_IPSR_GPSR(IP12_19_18, AVB_TXD4),
1489 PINMUX_IPSR_MSEL(IP12_19_18, IETX_C, SEL_IEB_2),
1490 PINMUX_IPSR_GPSR(IP12_21_20, ETH_TXD0),
1491 PINMUX_IPSR_GPSR(IP12_21_20, AVB_TXD5),
1492 PINMUX_IPSR_MSEL(IP12_21_20, IECLK_C, SEL_IEB_2),
1493 PINMUX_IPSR_GPSR(IP12_23_22, ETH_MDC),
1494 PINMUX_IPSR_GPSR(IP12_23_22, AVB_TXD6),
1495 PINMUX_IPSR_MSEL(IP12_23_22, IERX_C, SEL_IEB_2),
1496 PINMUX_IPSR_MSEL(IP12_26_24, STP_IVCXO27_0, SEL_SSP_0),
1497 PINMUX_IPSR_GPSR(IP12_26_24, AVB_TXD7),
1498 PINMUX_IPSR_MSEL(IP12_26_24, SCIFB2_TXD_D, SEL_SCIFB2_3),
1499 PINMUX_IPSR_MSEL(IP12_26_24, ADIDATA_B, SEL_RAD_1),
1500 PINMUX_IPSR_MSEL(IP12_26_24, MSIOF0_SYNC_C, SEL_SOF0_2),
1501 PINMUX_IPSR_MSEL(IP12_29_27, STP_ISCLK_0, SEL_SSP_0),
1502 PINMUX_IPSR_GPSR(IP12_29_27, AVB_TX_EN),
1503 PINMUX_IPSR_MSEL(IP12_29_27, SCIFB2_RXD_D, SEL_SCIFB2_3),
1504 PINMUX_IPSR_MSEL(IP12_29_27, ADICS_SAMP_B, SEL_RAD_1),
1505 PINMUX_IPSR_MSEL(IP12_29_27, MSIOF0_SCK_C, SEL_SOF0_2),
1506
1507 /* IPSR13 */
1508 PINMUX_IPSR_MSEL(IP13_2_0, STP_ISD_0, SEL_SSP_0),
1509 PINMUX_IPSR_GPSR(IP13_2_0, AVB_TX_ER),
1510 PINMUX_IPSR_MSEL(IP13_2_0, SCIFB2_SCK_C, SEL_SCIFB2_2),
1511 PINMUX_IPSR_MSEL(IP13_2_0, ADICLK_B, SEL_RAD_1),
1512 PINMUX_IPSR_MSEL(IP13_2_0, MSIOF0_SS1_C, SEL_SOF0_2),
1513 PINMUX_IPSR_MSEL(IP13_4_3, STP_ISEN_0, SEL_SSP_0),
1514 PINMUX_IPSR_GPSR(IP13_4_3, AVB_TX_CLK),
1515 PINMUX_IPSR_MSEL(IP13_4_3, ADICHS0_B, SEL_RAD_1),
1516 PINMUX_IPSR_MSEL(IP13_4_3, MSIOF0_SS2_C, SEL_SOF0_2),
1517 PINMUX_IPSR_MSEL(IP13_6_5, STP_ISSYNC_0, SEL_SSP_0),
1518 PINMUX_IPSR_GPSR(IP13_6_5, AVB_COL),
1519 PINMUX_IPSR_MSEL(IP13_6_5, ADICHS1_B, SEL_RAD_1),
1520 PINMUX_IPSR_MSEL(IP13_6_5, MSIOF0_RXD_C, SEL_SOF0_2),
1521 PINMUX_IPSR_MSEL(IP13_9_7, STP_OPWM_0, SEL_SSP_0),
1522 PINMUX_IPSR_GPSR(IP13_9_7, AVB_GTX_CLK),
1523 PINMUX_IPSR_GPSR(IP13_9_7, PWM0_B),
1524 PINMUX_IPSR_MSEL(IP13_9_7, ADICHS2_B, SEL_RAD_1),
1525 PINMUX_IPSR_MSEL(IP13_9_7, MSIOF0_TXD_C, SEL_SOF0_2),
1526 PINMUX_IPSR_GPSR(IP13_10, SD0_CLK),
1527 PINMUX_IPSR_MSEL(IP13_10, SPCLK_B, SEL_QSP_1),
1528 PINMUX_IPSR_GPSR(IP13_11, SD0_CMD),
1529 PINMUX_IPSR_MSEL(IP13_11, MOSI_IO0_B, SEL_QSP_1),
1530 PINMUX_IPSR_GPSR(IP13_12, SD0_DATA0),
1531 PINMUX_IPSR_MSEL(IP13_12, MISO_IO1_B, SEL_QSP_1),
1532 PINMUX_IPSR_GPSR(IP13_13, SD0_DATA1),
1533 PINMUX_IPSR_MSEL(IP13_13, IO2_B, SEL_QSP_1),
1534 PINMUX_IPSR_GPSR(IP13_14, SD0_DATA2),
1535 PINMUX_IPSR_MSEL(IP13_14, IO3_B, SEL_QSP_1),
1536 PINMUX_IPSR_GPSR(IP13_15, SD0_DATA3),
1537 PINMUX_IPSR_MSEL(IP13_15, SSL_B, SEL_QSP_1),
1538 PINMUX_IPSR_GPSR(IP13_18_16, SD0_CD),
1539 PINMUX_IPSR_MSEL(IP13_18_16, MMC_D6_B, SEL_MMC_1),
1540 PINMUX_IPSR_MSEL(IP13_18_16, SIM0_RST_B, SEL_SIM_1),
1541 PINMUX_IPSR_MSEL(IP13_18_16, CAN0_RX_F, SEL_CAN0_5),
1542 PINMUX_IPSR_MSEL(IP13_18_16, SCIFA5_TXD_B, SEL_SCIFA5_1),
1543 PINMUX_IPSR_MSEL(IP13_18_16, TX3_C, SEL_SCIF3_2),
1544 PINMUX_IPSR_GPSR(IP13_21_19, SD0_WP),
1545 PINMUX_IPSR_MSEL(IP13_21_19, MMC_D7_B, SEL_MMC_1),
1546 PINMUX_IPSR_MSEL(IP13_21_19, SIM0_D_B, SEL_SIM_1),
1547 PINMUX_IPSR_MSEL(IP13_21_19, CAN0_TX_F, SEL_CAN0_5),
1548 PINMUX_IPSR_MSEL(IP13_21_19, SCIFA5_RXD_B, SEL_SCIFA5_1),
1549 PINMUX_IPSR_MSEL(IP13_21_19, RX3_C, SEL_SCIF3_2),
1550 PINMUX_IPSR_GPSR(IP13_22, SD1_CMD),
1551 PINMUX_IPSR_MSEL(IP13_22, REMOCON_B, SEL_RCN_1),
1552 PINMUX_IPSR_GPSR(IP13_24_23, SD1_DATA0),
1553 PINMUX_IPSR_MSEL(IP13_24_23, SPEEDIN_B, SEL_RSP_1),
1554 PINMUX_IPSR_GPSR(IP13_25, SD1_DATA1),
1555 PINMUX_IPSR_MSEL(IP13_25, IETX_B, SEL_IEB_1),
1556 PINMUX_IPSR_GPSR(IP13_26, SD1_DATA2),
1557 PINMUX_IPSR_MSEL(IP13_26, IECLK_B, SEL_IEB_1),
1558 PINMUX_IPSR_GPSR(IP13_27, SD1_DATA3),
1559 PINMUX_IPSR_MSEL(IP13_27, IERX_B, SEL_IEB_1),
1560 PINMUX_IPSR_GPSR(IP13_30_28, SD1_CD),
1561 PINMUX_IPSR_GPSR(IP13_30_28, PWM0),
1562 PINMUX_IPSR_GPSR(IP13_30_28, TPU_TO0),
1563 PINMUX_IPSR_MSEL(IP13_30_28, I2C1_SCL_C, SEL_I2C1_2),
1564
1565 /* IPSR14 */
1566 PINMUX_IPSR_GPSR(IP14_1_0, SD1_WP),
1567 PINMUX_IPSR_GPSR(IP14_1_0, PWM1_B),
1568 PINMUX_IPSR_MSEL(IP14_1_0, I2C1_SDA_C, SEL_I2C1_2),
1569 PINMUX_IPSR_GPSR(IP14_2, SD2_CLK),
1570 PINMUX_IPSR_GPSR(IP14_2, MMC_CLK),
1571 PINMUX_IPSR_GPSR(IP14_3, SD2_CMD),
1572 PINMUX_IPSR_GPSR(IP14_3, MMC_CMD),
1573 PINMUX_IPSR_GPSR(IP14_4, SD2_DATA0),
1574 PINMUX_IPSR_GPSR(IP14_4, MMC_D0),
1575 PINMUX_IPSR_GPSR(IP14_5, SD2_DATA1),
1576 PINMUX_IPSR_GPSR(IP14_5, MMC_D1),
1577 PINMUX_IPSR_GPSR(IP14_6, SD2_DATA2),
1578 PINMUX_IPSR_GPSR(IP14_6, MMC_D2),
1579 PINMUX_IPSR_GPSR(IP14_7, SD2_DATA3),
1580 PINMUX_IPSR_GPSR(IP14_7, MMC_D3),
1581 PINMUX_IPSR_GPSR(IP14_10_8, SD2_CD),
1582 PINMUX_IPSR_GPSR(IP14_10_8, MMC_D4),
1583 PINMUX_IPSR_MSEL(IP14_10_8, IIC1_SCL_C, SEL_IIC1_2),
1584 PINMUX_IPSR_MSEL(IP14_10_8, TX5_B, SEL_SCIF5_1),
1585 PINMUX_IPSR_MSEL(IP14_10_8, SCIFA5_TXD_C, SEL_SCIFA5_2),
1586 PINMUX_IPSR_GPSR(IP14_13_11, SD2_WP),
1587 PINMUX_IPSR_GPSR(IP14_13_11, MMC_D5),
1588 PINMUX_IPSR_MSEL(IP14_13_11, IIC1_SDA_C, SEL_IIC1_2),
1589 PINMUX_IPSR_MSEL(IP14_13_11, RX5_B, SEL_SCIF5_1),
1590 PINMUX_IPSR_MSEL(IP14_13_11, SCIFA5_RXD_C, SEL_SCIFA5_2),
1591 PINMUX_IPSR_MSEL(IP14_16_14, MSIOF0_SCK, SEL_SOF0_0),
1592 PINMUX_IPSR_MSEL(IP14_16_14, RX2_C, SEL_SCIF2_2),
1593 PINMUX_IPSR_MSEL(IP14_16_14, ADIDATA, SEL_RAD_0),
1594 PINMUX_IPSR_MSEL(IP14_16_14, VI1_CLK_C, SEL_VI1_2),
1595 PINMUX_IPSR_GPSR(IP14_16_14, VI1_G0_B),
1596 PINMUX_IPSR_MSEL(IP14_19_17, MSIOF0_SYNC, SEL_SOF0_0),
1597 PINMUX_IPSR_MSEL(IP14_19_17, TX2_C, SEL_SCIF2_2),
1598 PINMUX_IPSR_MSEL(IP14_19_17, ADICS_SAMP, SEL_RAD_0),
1599 PINMUX_IPSR_MSEL(IP14_19_17, VI1_CLKENB_C, SEL_VI1_2),
1600 PINMUX_IPSR_GPSR(IP14_19_17, VI1_G1_B),
1601 PINMUX_IPSR_MSEL(IP14_22_20, MSIOF0_TXD, SEL_SOF0_0),
1602 PINMUX_IPSR_MSEL(IP14_22_20, ADICLK, SEL_RAD_0),
1603 PINMUX_IPSR_MSEL(IP14_22_20, VI1_FIELD_C, SEL_VI1_2),
1604 PINMUX_IPSR_GPSR(IP14_22_20, VI1_G2_B),
1605 PINMUX_IPSR_MSEL(IP14_25_23, MSIOF0_RXD, SEL_SOF0_0),
1606 PINMUX_IPSR_MSEL(IP14_25_23, ADICHS0, SEL_RAD_0),
1607 PINMUX_IPSR_MSEL(IP14_25_23, VI1_DATA0_C, SEL_VI1_2),
1608 PINMUX_IPSR_GPSR(IP14_25_23, VI1_G3_B),
1609 PINMUX_IPSR_MSEL(IP14_28_26, MSIOF0_SS1, SEL_SOF0_0),
1610 PINMUX_IPSR_MSEL(IP14_28_26, MMC_D6, SEL_MMC_0),
1611 PINMUX_IPSR_MSEL(IP14_28_26, ADICHS1, SEL_RAD_0),
1612 PINMUX_IPSR_MSEL(IP14_28_26, TX0_E, SEL_SCIF0_4),
1613 PINMUX_IPSR_MSEL(IP14_28_26, VI1_HSYNC_N_C, SEL_VI1_2),
1614 PINMUX_IPSR_MSEL(IP14_28_26, IIC0_SCL_C, SEL_IIC0_2),
1615 PINMUX_IPSR_GPSR(IP14_28_26, VI1_G4_B),
1616 PINMUX_IPSR_MSEL(IP14_31_29, MSIOF0_SS2, SEL_SOF0_0),
1617 PINMUX_IPSR_MSEL(IP14_31_29, MMC_D7, SEL_MMC_0),
1618 PINMUX_IPSR_MSEL(IP14_31_29, ADICHS2, SEL_RAD_0),
1619 PINMUX_IPSR_MSEL(IP14_31_29, RX0_E, SEL_SCIF0_4),
1620 PINMUX_IPSR_MSEL(IP14_31_29, VI1_VSYNC_N_C, SEL_VI1_2),
1621 PINMUX_IPSR_MSEL(IP14_31_29, IIC0_SDA_C, SEL_IIC0_2),
1622 PINMUX_IPSR_GPSR(IP14_31_29, VI1_G5_B),
1623
1624 /* IPSR15 */
1625 PINMUX_IPSR_MSEL(IP15_1_0, SIM0_RST, SEL_SIM_0),
1626 PINMUX_IPSR_MSEL(IP15_1_0, IETX, SEL_IEB_0),
1627 PINMUX_IPSR_MSEL(IP15_1_0, CAN1_TX_D, SEL_CAN1_3),
1628 PINMUX_IPSR_GPSR(IP15_3_2, SIM0_CLK),
1629 PINMUX_IPSR_MSEL(IP15_3_2, IECLK, SEL_IEB_0),
1630 PINMUX_IPSR_MSEL(IP15_3_2, CAN_CLK_C, SEL_CANCLK_2),
1631 PINMUX_IPSR_MSEL(IP15_5_4, SIM0_D, SEL_SIM_0),
1632 PINMUX_IPSR_MSEL(IP15_5_4, IERX, SEL_IEB_0),
1633 PINMUX_IPSR_MSEL(IP15_5_4, CAN1_RX_D, SEL_CAN1_3),
1634 PINMUX_IPSR_MSEL(IP15_8_6, GPS_CLK, SEL_GPS_0),
1635 PINMUX_IPSR_MSEL(IP15_8_6, DU1_DOTCLKIN_C, SEL_DIS_2),
1636 PINMUX_IPSR_MSEL(IP15_8_6, AUDIO_CLKB_B, SEL_ADG_1),
1637 PINMUX_IPSR_GPSR(IP15_8_6, PWM5_B),
1638 PINMUX_IPSR_MSEL(IP15_8_6, SCIFA3_TXD_C, SEL_SCIFA3_2),
1639 PINMUX_IPSR_MSEL(IP15_11_9, GPS_SIGN, SEL_GPS_0),
1640 PINMUX_IPSR_MSEL(IP15_11_9, TX4_C, SEL_SCIF4_2),
1641 PINMUX_IPSR_MSEL(IP15_11_9, SCIFA4_TXD_C, SEL_SCIFA4_2),
1642 PINMUX_IPSR_GPSR(IP15_11_9, PWM5),
1643 PINMUX_IPSR_GPSR(IP15_11_9, VI1_G6_B),
1644 PINMUX_IPSR_MSEL(IP15_11_9, SCIFA3_RXD_C, SEL_SCIFA3_2),
1645 PINMUX_IPSR_MSEL(IP15_14_12, GPS_MAG, SEL_GPS_0),
1646 PINMUX_IPSR_MSEL(IP15_14_12, RX4_C, SEL_SCIF4_2),
1647 PINMUX_IPSR_MSEL(IP15_14_12, SCIFA4_RXD_C, SEL_SCIFA4_2),
1648 PINMUX_IPSR_GPSR(IP15_14_12, PWM6),
1649 PINMUX_IPSR_GPSR(IP15_14_12, VI1_G7_B),
1650 PINMUX_IPSR_MSEL(IP15_14_12, SCIFA3_SCK_C, SEL_SCIFA3_2),
1651 PINMUX_IPSR_MSEL(IP15_17_15, HCTS0_N, SEL_HSCIF0_0),
1652 PINMUX_IPSR_MSEL(IP15_17_15, SCIFB0_CTS_N, SEL_SCIFB_0),
1653 PINMUX_IPSR_MSEL(IP15_17_15, GLO_I0_C, SEL_GPS_2),
1654 PINMUX_IPSR_MSEL(IP15_17_15, TCLK1, SEL_TMU1_0),
1655 PINMUX_IPSR_MSEL(IP15_17_15, VI1_DATA1_C, SEL_VI1_2),
1656 PINMUX_IPSR_MSEL(IP15_20_18, HRTS0_N, SEL_HSCIF0_0),
1657 PINMUX_IPSR_MSEL(IP15_20_18, SCIFB0_RTS_N, SEL_SCIFB_0),
1658 PINMUX_IPSR_MSEL(IP15_20_18, GLO_I1_C, SEL_GPS_2),
1659 PINMUX_IPSR_MSEL(IP15_20_18, VI1_DATA2_C, SEL_VI1_2),
1660 PINMUX_IPSR_MSEL(IP15_23_21, HSCK0, SEL_HSCIF0_0),
1661 PINMUX_IPSR_MSEL(IP15_23_21, SCIFB0_SCK, SEL_SCIFB_0),
1662 PINMUX_IPSR_MSEL(IP15_23_21, GLO_Q0_C, SEL_GPS_2),
1663 PINMUX_IPSR_MSEL(IP15_23_21, CAN_CLK, SEL_CANCLK_0),
1664 PINMUX_IPSR_GPSR(IP15_23_21, TCLK2),
1665 PINMUX_IPSR_MSEL(IP15_23_21, VI1_DATA3_C, SEL_VI1_2),
1666 PINMUX_IPSR_MSEL(IP15_26_24, HRX0, SEL_HSCIF0_0),
1667 PINMUX_IPSR_MSEL(IP15_26_24, SCIFB0_RXD, SEL_SCIFB_0),
1668 PINMUX_IPSR_MSEL(IP15_26_24, GLO_Q1_C, SEL_GPS_2),
1669 PINMUX_IPSR_MSEL(IP15_26_24, CAN0_RX_B, SEL_CAN0_1),
1670 PINMUX_IPSR_MSEL(IP15_26_24, VI1_DATA4_C, SEL_VI1_2),
1671 PINMUX_IPSR_MSEL(IP15_29_27, HTX0, SEL_HSCIF0_0),
1672 PINMUX_IPSR_MSEL(IP15_29_27, SCIFB0_TXD, SEL_SCIFB_0),
1673 PINMUX_IPSR_MSEL(IP15_29_27, GLO_SCLK_C, SEL_GPS_2),
1674 PINMUX_IPSR_MSEL(IP15_29_27, CAN0_TX_B, SEL_CAN0_1),
1675 PINMUX_IPSR_MSEL(IP15_29_27, VI1_DATA5_C, SEL_VI1_2),
1676
1677 /* IPSR16 */
1678 PINMUX_IPSR_MSEL(IP16_2_0, HRX1, SEL_HSCIF1_0),
1679 PINMUX_IPSR_MSEL(IP16_2_0, SCIFB1_RXD, SEL_SCIFB1_0),
1680 PINMUX_IPSR_GPSR(IP16_2_0, VI1_R0_B),
1681 PINMUX_IPSR_MSEL(IP16_2_0, GLO_SDATA_C, SEL_GPS_2),
1682 PINMUX_IPSR_MSEL(IP16_2_0, VI1_DATA6_C, SEL_VI1_2),
1683 PINMUX_IPSR_MSEL(IP16_5_3, HTX1, SEL_HSCIF1_0),
1684 PINMUX_IPSR_MSEL(IP16_5_3, SCIFB1_TXD, SEL_SCIFB1_0),
1685 PINMUX_IPSR_GPSR(IP16_5_3, VI1_R1_B),
1686 PINMUX_IPSR_MSEL(IP16_5_3, GLO_SS_C, SEL_GPS_2),
1687 PINMUX_IPSR_MSEL(IP16_5_3, VI1_DATA7_C, SEL_VI1_2),
1688 PINMUX_IPSR_MSEL(IP16_7_6, HSCK1, SEL_HSCIF1_0),
1689 PINMUX_IPSR_MSEL(IP16_7_6, SCIFB1_SCK, SEL_SCIFB1_0),
1690 PINMUX_IPSR_GPSR(IP16_7_6, MLB_CLK),
1691 PINMUX_IPSR_MSEL(IP16_7_6, GLO_RFON_C, SEL_GPS_2),
1692 PINMUX_IPSR_MSEL(IP16_9_8, HCTS1_N, SEL_HSCIF1_0),
1693 PINMUX_IPSR_GPSR(IP16_9_8, SCIFB1_CTS_N),
1694 PINMUX_IPSR_GPSR(IP16_9_8, MLB_SIG),
1695 PINMUX_IPSR_MSEL(IP16_9_8, CAN1_TX_B, SEL_CAN1_1),
1696 PINMUX_IPSR_MSEL(IP16_11_10, HRTS1_N, SEL_HSCIF1_0),
1697 PINMUX_IPSR_GPSR(IP16_11_10, SCIFB1_RTS_N),
1698 PINMUX_IPSR_GPSR(IP16_11_10, MLB_DAT),
1699 PINMUX_IPSR_MSEL(IP16_11_10, CAN1_RX_B, SEL_CAN1_1),
1700};
1701
1702static const struct sh_pfc_pin pinmux_pins[] = {
1703 PINMUX_GPIO_GP_ALL(),
1704};
1705
1706/* - ADI -------------------------------------------------------------------- */
1707static const unsigned int adi_common_pins[] = {
1708 /* ADIDATA, ADICS/SAMP, ADICLK */
1709 RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25), RCAR_GP_PIN(6, 26),
1710};
1711static const unsigned int adi_common_mux[] = {
1712 /* ADIDATA, ADICS/SAMP, ADICLK */
1713 ADIDATA_MARK, ADICS_SAMP_MARK, ADICLK_MARK,
1714};
1715static const unsigned int adi_chsel0_pins[] = {
1716 /* ADICHS 0 */
1717 RCAR_GP_PIN(6, 27),
1718};
1719static const unsigned int adi_chsel0_mux[] = {
1720 /* ADICHS 0 */
1721 ADICHS0_MARK,
1722};
1723static const unsigned int adi_chsel1_pins[] = {
1724 /* ADICHS 1 */
1725 RCAR_GP_PIN(6, 28),
1726};
1727static const unsigned int adi_chsel1_mux[] = {
1728 /* ADICHS 1 */
1729 ADICHS1_MARK,
1730};
1731static const unsigned int adi_chsel2_pins[] = {
1732 /* ADICHS 2 */
1733 RCAR_GP_PIN(6, 29),
1734};
1735static const unsigned int adi_chsel2_mux[] = {
1736 /* ADICHS 2 */
1737 ADICHS2_MARK,
1738};
1739static const unsigned int adi_common_b_pins[] = {
1740 /* ADIDATA B, ADICS/SAMP B, ADICLK B */
1741 RCAR_GP_PIN(5, 25), RCAR_GP_PIN(5, 26), RCAR_GP_PIN(5, 27),
1742};
1743static const unsigned int adi_common_b_mux[] = {
1744 /* ADIDATA B, ADICS/SAMP B, ADICLK B */
1745 ADIDATA_B_MARK, ADICS_SAMP_B_MARK, ADICLK_B_MARK,
1746};
1747static const unsigned int adi_chsel0_b_pins[] = {
1748 /* ADICHS B 0 */
1749 RCAR_GP_PIN(5, 28),
1750};
1751static const unsigned int adi_chsel0_b_mux[] = {
1752 /* ADICHS B 0 */
1753 ADICHS0_B_MARK,
1754};
1755static const unsigned int adi_chsel1_b_pins[] = {
1756 /* ADICHS B 1 */
1757 RCAR_GP_PIN(5, 29),
1758};
1759static const unsigned int adi_chsel1_b_mux[] = {
1760 /* ADICHS B 1 */
1761 ADICHS1_B_MARK,
1762};
1763static const unsigned int adi_chsel2_b_pins[] = {
1764 /* ADICHS B 2 */
1765 RCAR_GP_PIN(5, 30),
1766};
1767static const unsigned int adi_chsel2_b_mux[] = {
1768 /* ADICHS B 2 */
1769 ADICHS2_B_MARK,
1770};
1771
1772/* - Audio Clock ------------------------------------------------------------ */
1773static const unsigned int audio_clk_a_pins[] = {
1774 /* CLK */
1775 RCAR_GP_PIN(2, 28),
1776};
1777
1778static const unsigned int audio_clk_a_mux[] = {
1779 AUDIO_CLKA_MARK,
1780};
1781
1782static const unsigned int audio_clk_b_pins[] = {
1783 /* CLK */
1784 RCAR_GP_PIN(2, 29),
1785};
1786
1787static const unsigned int audio_clk_b_mux[] = {
1788 AUDIO_CLKB_MARK,
1789};
1790
1791static const unsigned int audio_clk_b_b_pins[] = {
1792 /* CLK */
1793 RCAR_GP_PIN(7, 20),
1794};
1795
1796static const unsigned int audio_clk_b_b_mux[] = {
1797 AUDIO_CLKB_B_MARK,
1798};
1799
1800static const unsigned int audio_clk_c_pins[] = {
1801 /* CLK */
1802 RCAR_GP_PIN(2, 30),
1803};
1804
1805static const unsigned int audio_clk_c_mux[] = {
1806 AUDIO_CLKC_MARK,
1807};
1808
1809static const unsigned int audio_clkout_pins[] = {
1810 /* CLK */
1811 RCAR_GP_PIN(2, 31),
1812};
1813
1814static const unsigned int audio_clkout_mux[] = {
1815 AUDIO_CLKOUT_MARK,
1816};
1817
1818/* - AVB -------------------------------------------------------------------- */
1819static const unsigned int avb_link_pins[] = {
1820 RCAR_GP_PIN(5, 14),
1821};
1822static const unsigned int avb_link_mux[] = {
1823 AVB_LINK_MARK,
1824};
1825static const unsigned int avb_magic_pins[] = {
1826 RCAR_GP_PIN(5, 11),
1827};
1828static const unsigned int avb_magic_mux[] = {
1829 AVB_MAGIC_MARK,
1830};
1831static const unsigned int avb_phy_int_pins[] = {
1832 RCAR_GP_PIN(5, 16),
1833};
1834static const unsigned int avb_phy_int_mux[] = {
1835 AVB_PHY_INT_MARK,
1836};
1837static const unsigned int avb_mdio_pins[] = {
1838 RCAR_GP_PIN(5, 12), RCAR_GP_PIN(5, 9),
1839};
1840static const unsigned int avb_mdio_mux[] = {
1841 AVB_MDC_MARK, AVB_MDIO_MARK,
1842};
1843static const unsigned int avb_mii_pins[] = {
1844 RCAR_GP_PIN(5, 18), RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 20),
1845 RCAR_GP_PIN(5, 21),
1846
1847 RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
1848 RCAR_GP_PIN(5, 3),
1849
1850 RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 10),
1851 RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 26), RCAR_GP_PIN(5, 27),
1852 RCAR_GP_PIN(5, 28), RCAR_GP_PIN(5, 29),
1853};
1854static const unsigned int avb_mii_mux[] = {
1855 AVB_TXD0_MARK, AVB_TXD1_MARK, AVB_TXD2_MARK,
1856 AVB_TXD3_MARK,
1857
1858 AVB_RXD0_MARK, AVB_RXD1_MARK, AVB_RXD2_MARK,
1859 AVB_RXD3_MARK,
1860
1861 AVB_RX_ER_MARK, AVB_RX_CLK_MARK, AVB_RX_DV_MARK,
1862 AVB_CRS_MARK, AVB_TX_EN_MARK, AVB_TX_ER_MARK,
1863 AVB_TX_CLK_MARK, AVB_COL_MARK,
1864};
1865static const unsigned int avb_gmii_pins[] = {
1866 RCAR_GP_PIN(5, 18), RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 20),
1867 RCAR_GP_PIN(5, 21), RCAR_GP_PIN(5, 22), RCAR_GP_PIN(5, 23),
1868 RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 25),
1869
1870 RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
1871 RCAR_GP_PIN(5, 3), RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 5),
1872 RCAR_GP_PIN(5, 6), RCAR_GP_PIN(5, 7),
1873
1874 RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 10),
1875 RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 30), RCAR_GP_PIN(5, 17),
1876 RCAR_GP_PIN(5, 26), RCAR_GP_PIN(5, 27), RCAR_GP_PIN(5, 28),
1877 RCAR_GP_PIN(5, 29),
1878};
1879static const unsigned int avb_gmii_mux[] = {
1880 AVB_TXD0_MARK, AVB_TXD1_MARK, AVB_TXD2_MARK,
1881 AVB_TXD3_MARK, AVB_TXD4_MARK, AVB_TXD5_MARK,
1882 AVB_TXD6_MARK, AVB_TXD7_MARK,
1883
1884 AVB_RXD0_MARK, AVB_RXD1_MARK, AVB_RXD2_MARK,
1885 AVB_RXD3_MARK, AVB_RXD4_MARK, AVB_RXD5_MARK,
1886 AVB_RXD6_MARK, AVB_RXD7_MARK,
1887
1888 AVB_RX_ER_MARK, AVB_RX_CLK_MARK, AVB_RX_DV_MARK,
1889 AVB_CRS_MARK, AVB_GTX_CLK_MARK, AVB_GTXREFCLK_MARK,
1890 AVB_TX_EN_MARK, AVB_TX_ER_MARK, AVB_TX_CLK_MARK,
1891 AVB_COL_MARK,
1892};
1893
1894/* - CAN -------------------------------------------------------------------- */
1895
1896static const unsigned int can0_data_pins[] = {
1897 /* TX, RX */
1898 RCAR_GP_PIN(3, 26), RCAR_GP_PIN(3, 29),
1899};
1900
1901static const unsigned int can0_data_mux[] = {
1902 CAN0_TX_MARK, CAN0_RX_MARK,
1903};
1904
1905static const unsigned int can0_data_b_pins[] = {
1906 /* TX, RX */
1907 RCAR_GP_PIN(7, 4), RCAR_GP_PIN(7, 3),
1908};
1909
1910static const unsigned int can0_data_b_mux[] = {
1911 CAN0_TX_B_MARK, CAN0_RX_B_MARK,
1912};
1913
1914static const unsigned int can0_data_c_pins[] = {
1915 /* TX, RX */
1916 RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 18),
1917};
1918
1919static const unsigned int can0_data_c_mux[] = {
1920 CAN0_TX_C_MARK, CAN0_RX_C_MARK,
1921};
1922
1923static const unsigned int can0_data_d_pins[] = {
1924 /* TX, RX */
1925 RCAR_GP_PIN(2, 26), RCAR_GP_PIN(2, 27),
1926};
1927
1928static const unsigned int can0_data_d_mux[] = {
1929 CAN0_TX_D_MARK, CAN0_RX_D_MARK,
1930};
1931
1932static const unsigned int can0_data_e_pins[] = {
1933 /* TX, RX */
1934 RCAR_GP_PIN(4, 18), RCAR_GP_PIN(4, 28),
1935};
1936
1937static const unsigned int can0_data_e_mux[] = {
1938 CAN0_TX_E_MARK, CAN0_RX_E_MARK,
1939};
1940
1941static const unsigned int can0_data_f_pins[] = {
1942 /* TX, RX */
1943 RCAR_GP_PIN(6, 7), RCAR_GP_PIN(6, 6),
1944};
1945
1946static const unsigned int can0_data_f_mux[] = {
1947 CAN0_TX_F_MARK, CAN0_RX_F_MARK,
1948};
1949
1950static const unsigned int can1_data_pins[] = {
1951 /* TX, RX */
1952 RCAR_GP_PIN(3, 21), RCAR_GP_PIN(3, 20),
1953};
1954
1955static const unsigned int can1_data_mux[] = {
1956 CAN1_TX_MARK, CAN1_RX_MARK,
1957};
1958
1959static const unsigned int can1_data_b_pins[] = {
1960 /* TX, RX */
1961 RCAR_GP_PIN(7, 8), RCAR_GP_PIN(7, 9),
1962};
1963
1964static const unsigned int can1_data_b_mux[] = {
1965 CAN1_TX_B_MARK, CAN1_RX_B_MARK,
1966};
1967
1968static const unsigned int can1_data_c_pins[] = {
1969 /* TX, RX */
1970 RCAR_GP_PIN(5, 20), RCAR_GP_PIN(5, 19),
1971};
1972
1973static const unsigned int can1_data_c_mux[] = {
1974 CAN1_TX_C_MARK, CAN1_RX_C_MARK,
1975};
1976
1977static const unsigned int can1_data_d_pins[] = {
1978 /* TX, RX */
1979 RCAR_GP_PIN(4, 29), RCAR_GP_PIN(4, 31),
1980};
1981
1982static const unsigned int can1_data_d_mux[] = {
1983 CAN1_TX_D_MARK, CAN1_RX_D_MARK,
1984};
1985
1986static const unsigned int can_clk_pins[] = {
1987 /* CLK */
1988 RCAR_GP_PIN(7, 2),
1989};
1990
1991static const unsigned int can_clk_mux[] = {
1992 CAN_CLK_MARK,
1993};
1994
1995static const unsigned int can_clk_b_pins[] = {
1996 /* CLK */
1997 RCAR_GP_PIN(5, 21),
1998};
1999
2000static const unsigned int can_clk_b_mux[] = {
2001 CAN_CLK_B_MARK,
2002};
2003
2004static const unsigned int can_clk_c_pins[] = {
2005 /* CLK */
2006 RCAR_GP_PIN(4, 30),
2007};
2008
2009static const unsigned int can_clk_c_mux[] = {
2010 CAN_CLK_C_MARK,
2011};
2012
2013static const unsigned int can_clk_d_pins[] = {
2014 /* CLK */
2015 RCAR_GP_PIN(7, 19),
2016};
2017
2018static const unsigned int can_clk_d_mux[] = {
2019 CAN_CLK_D_MARK,
2020};
2021
2022/* - DU --------------------------------------------------------------------- */
2023static const unsigned int du_rgb666_pins[] = {
2024 /* R[7:2], G[7:2], B[7:2] */
2025 RCAR_GP_PIN(3, 7), RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 5),
2026 RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 3), RCAR_GP_PIN(3, 2),
2027 RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 13),
2028 RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 11), RCAR_GP_PIN(3, 10),
2029 RCAR_GP_PIN(3, 23), RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 21),
2030 RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 19), RCAR_GP_PIN(3, 18),
2031};
2032static const unsigned int du_rgb666_mux[] = {
2033 DU1_DR7_MARK, DU1_DR6_MARK, DU1_DR5_MARK, DU1_DR4_MARK,
2034 DU1_DR3_MARK, DU1_DR2_MARK,
2035 DU1_DG7_MARK, DU1_DG6_MARK, DU1_DG5_MARK, DU1_DG4_MARK,
2036 DU1_DG3_MARK, DU1_DG2_MARK,
2037 DU1_DB7_MARK, DU1_DB6_MARK, DU1_DB5_MARK, DU1_DB4_MARK,
2038 DU1_DB3_MARK, DU1_DB2_MARK,
2039};
2040static const unsigned int du_rgb888_pins[] = {
2041 /* R[7:0], G[7:0], B[7:0] */
2042 RCAR_GP_PIN(3, 7), RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 5),
2043 RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 3), RCAR_GP_PIN(3, 2),
2044 RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 0),
2045 RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 13),
2046 RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 11), RCAR_GP_PIN(3, 10),
2047 RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 8),
2048 RCAR_GP_PIN(3, 23), RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 21),
2049 RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 19), RCAR_GP_PIN(3, 18),
2050 RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 16),
2051};
2052static const unsigned int du_rgb888_mux[] = {
2053 DU1_DR7_MARK, DU1_DR6_MARK, DU1_DR5_MARK, DU1_DR4_MARK,
2054 DU1_DR3_MARK, DU1_DR2_MARK, DU1_DR1_MARK, DU1_DR0_MARK,
2055 DU1_DG7_MARK, DU1_DG6_MARK, DU1_DG5_MARK, DU1_DG4_MARK,
2056 DU1_DG3_MARK, DU1_DG2_MARK, DU1_DG1_MARK, DU1_DG0_MARK,
2057 DU1_DB7_MARK, DU1_DB6_MARK, DU1_DB5_MARK, DU1_DB4_MARK,
2058 DU1_DB3_MARK, DU1_DB2_MARK, DU1_DB1_MARK, DU1_DB0_MARK,
2059};
2060static const unsigned int du_clk_out_0_pins[] = {
2061 /* CLKOUT */
2062 RCAR_GP_PIN(3, 25),
2063};
2064static const unsigned int du_clk_out_0_mux[] = {
2065 DU1_DOTCLKOUT0_MARK
2066};
2067static const unsigned int du_clk_out_1_pins[] = {
2068 /* CLKOUT */
2069 RCAR_GP_PIN(3, 26),
2070};
2071static const unsigned int du_clk_out_1_mux[] = {
2072 DU1_DOTCLKOUT1_MARK
2073};
2074static const unsigned int du_sync_pins[] = {
2075 /* EXVSYNC/VSYNC, EXHSYNC/HSYNC */
2076 RCAR_GP_PIN(3, 28), RCAR_GP_PIN(3, 27),
2077};
2078static const unsigned int du_sync_mux[] = {
2079 DU1_EXVSYNC_DU1_VSYNC_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK
2080};
2081static const unsigned int du_oddf_pins[] = {
2082 /* EXDISP/EXODDF/EXCDE */
2083 RCAR_GP_PIN(3, 29),
2084};
2085static const unsigned int du_oddf_mux[] = {
2086 DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK,
2087};
2088static const unsigned int du_cde_pins[] = {
2089 /* CDE */
2090 RCAR_GP_PIN(3, 31),
2091};
2092static const unsigned int du_cde_mux[] = {
2093 DU1_CDE_MARK,
2094};
2095static const unsigned int du_disp_pins[] = {
2096 /* DISP */
2097 RCAR_GP_PIN(3, 30),
2098};
2099static const unsigned int du_disp_mux[] = {
2100 DU1_DISP_MARK,
2101};
2102static const unsigned int du0_clk_in_pins[] = {
2103 /* CLKIN */
2104 RCAR_GP_PIN(6, 31),
2105};
2106static const unsigned int du0_clk_in_mux[] = {
2107 DU0_DOTCLKIN_MARK
2108};
2109static const unsigned int du1_clk_in_pins[] = {
2110 /* CLKIN */
2111 RCAR_GP_PIN(3, 24),
2112};
2113static const unsigned int du1_clk_in_mux[] = {
2114 DU1_DOTCLKIN_MARK
2115};
2116static const unsigned int du1_clk_in_b_pins[] = {
2117 /* CLKIN */
2118 RCAR_GP_PIN(7, 19),
2119};
2120static const unsigned int du1_clk_in_b_mux[] = {
2121 DU1_DOTCLKIN_B_MARK,
2122};
2123static const unsigned int du1_clk_in_c_pins[] = {
2124 /* CLKIN */
2125 RCAR_GP_PIN(7, 20),
2126};
2127static const unsigned int du1_clk_in_c_mux[] = {
2128 DU1_DOTCLKIN_C_MARK,
2129};
2130/* - ETH -------------------------------------------------------------------- */
2131static const unsigned int eth_link_pins[] = {
2132 /* LINK */
2133 RCAR_GP_PIN(5, 18),
2134};
2135static const unsigned int eth_link_mux[] = {
2136 ETH_LINK_MARK,
2137};
2138static const unsigned int eth_magic_pins[] = {
2139 /* MAGIC */
2140 RCAR_GP_PIN(5, 22),
2141};
2142static const unsigned int eth_magic_mux[] = {
2143 ETH_MAGIC_MARK,
2144};
2145static const unsigned int eth_mdio_pins[] = {
2146 /* MDC, MDIO */
2147 RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 13),
2148};
2149static const unsigned int eth_mdio_mux[] = {
2150 ETH_MDC_MARK, ETH_MDIO_MARK,
2151};
2152static const unsigned int eth_rmii_pins[] = {
2153 /* RXD[0:1], RX_ER, CRS_DV, TXD[0:1], TX_EN, REF_CLK */
2154 RCAR_GP_PIN(5, 16), RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 15),
2155 RCAR_GP_PIN(5, 14), RCAR_GP_PIN(5, 23), RCAR_GP_PIN(5, 20),
2156 RCAR_GP_PIN(5, 21), RCAR_GP_PIN(5, 19),
2157};
2158static const unsigned int eth_rmii_mux[] = {
2159 ETH_RXD0_MARK, ETH_RXD1_MARK, ETH_RX_ER_MARK, ETH_CRS_DV_MARK,
2160 ETH_TXD0_MARK, ETH_TXD1_MARK, ETH_TX_EN_MARK, ETH_REFCLK_MARK,
2161};
2162
2163/* - HSCIF0 ----------------------------------------------------------------- */
2164static const unsigned int hscif0_data_pins[] = {
2165 /* RX, TX */
2166 RCAR_GP_PIN(7, 3), RCAR_GP_PIN(7, 4),
2167};
2168static const unsigned int hscif0_data_mux[] = {
2169 HRX0_MARK, HTX0_MARK,
2170};
2171static const unsigned int hscif0_clk_pins[] = {
2172 /* SCK */
2173 RCAR_GP_PIN(7, 2),
2174};
2175static const unsigned int hscif0_clk_mux[] = {
2176 HSCK0_MARK,
2177};
2178static const unsigned int hscif0_ctrl_pins[] = {
2179 /* RTS, CTS */
2180 RCAR_GP_PIN(7, 1), RCAR_GP_PIN(7, 0),
2181};
2182static const unsigned int hscif0_ctrl_mux[] = {
2183 HRTS0_N_MARK, HCTS0_N_MARK,
2184};
2185static const unsigned int hscif0_data_b_pins[] = {
2186 /* RX, TX */
2187 RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 15),
2188};
2189static const unsigned int hscif0_data_b_mux[] = {
2190 HRX0_B_MARK, HTX0_B_MARK,
2191};
2192static const unsigned int hscif0_ctrl_b_pins[] = {
2193 /* RTS, CTS */
2194 RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 13),
2195};
2196static const unsigned int hscif0_ctrl_b_mux[] = {
2197 HRTS0_N_B_MARK, HCTS0_N_B_MARK,
2198};
2199static const unsigned int hscif0_data_c_pins[] = {
2200 /* RX, TX */
2201 RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
2202};
2203static const unsigned int hscif0_data_c_mux[] = {
2204 HRX0_C_MARK, HTX0_C_MARK,
2205};
2206static const unsigned int hscif0_clk_c_pins[] = {
2207 /* SCK */
2208 RCAR_GP_PIN(5, 31),
2209};
2210static const unsigned int hscif0_clk_c_mux[] = {
2211 HSCK0_C_MARK,
2212};
2213/* - HSCIF1 ----------------------------------------------------------------- */
2214static const unsigned int hscif1_data_pins[] = {
2215 /* RX, TX */
2216 RCAR_GP_PIN(7, 5), RCAR_GP_PIN(7, 6),
2217};
2218static const unsigned int hscif1_data_mux[] = {
2219 HRX1_MARK, HTX1_MARK,
2220};
2221static const unsigned int hscif1_clk_pins[] = {
2222 /* SCK */
2223 RCAR_GP_PIN(7, 7),
2224};
2225static const unsigned int hscif1_clk_mux[] = {
2226 HSCK1_MARK,
2227};
2228static const unsigned int hscif1_ctrl_pins[] = {
2229 /* RTS, CTS */
2230 RCAR_GP_PIN(7, 9), RCAR_GP_PIN(7, 8),
2231};
2232static const unsigned int hscif1_ctrl_mux[] = {
2233 HRTS1_N_MARK, HCTS1_N_MARK,
2234};
2235static const unsigned int hscif1_data_b_pins[] = {
2236 /* RX, TX */
2237 RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18),
2238};
2239static const unsigned int hscif1_data_b_mux[] = {
2240 HRX1_B_MARK, HTX1_B_MARK,
2241};
2242static const unsigned int hscif1_data_c_pins[] = {
2243 /* RX, TX */
2244 RCAR_GP_PIN(7, 14), RCAR_GP_PIN(7, 15),
2245};
2246static const unsigned int hscif1_data_c_mux[] = {
2247 HRX1_C_MARK, HTX1_C_MARK,
2248};
2249static const unsigned int hscif1_clk_c_pins[] = {
2250 /* SCK */
2251 RCAR_GP_PIN(7, 16),
2252};
2253static const unsigned int hscif1_clk_c_mux[] = {
2254 HSCK1_C_MARK,
2255};
2256static const unsigned int hscif1_ctrl_c_pins[] = {
2257 /* RTS, CTS */
2258 RCAR_GP_PIN(7, 18), RCAR_GP_PIN(7, 17),
2259};
2260static const unsigned int hscif1_ctrl_c_mux[] = {
2261 HRTS1_N_C_MARK, HCTS1_N_C_MARK,
2262};
2263static const unsigned int hscif1_data_d_pins[] = {
2264 /* RX, TX */
2265 RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 18),
2266};
2267static const unsigned int hscif1_data_d_mux[] = {
2268 HRX1_D_MARK, HTX1_D_MARK,
2269};
2270static const unsigned int hscif1_data_e_pins[] = {
2271 /* RX, TX */
2272 RCAR_GP_PIN(7, 14), RCAR_GP_PIN(7, 15),
2273};
2274static const unsigned int hscif1_data_e_mux[] = {
2275 HRX1_C_MARK, HTX1_C_MARK,
2276};
2277static const unsigned int hscif1_clk_e_pins[] = {
2278 /* SCK */
2279 RCAR_GP_PIN(2, 6),
2280};
2281static const unsigned int hscif1_clk_e_mux[] = {
2282 HSCK1_E_MARK,
2283};
2284static const unsigned int hscif1_ctrl_e_pins[] = {
2285 /* RTS, CTS */
2286 RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 7),
2287};
2288static const unsigned int hscif1_ctrl_e_mux[] = {
2289 HRTS1_N_E_MARK, HCTS1_N_E_MARK,
2290};
2291/* - HSCIF2 ----------------------------------------------------------------- */
2292static const unsigned int hscif2_data_pins[] = {
2293 /* RX, TX */
2294 RCAR_GP_PIN(4, 16), RCAR_GP_PIN(4, 17),
2295};
2296static const unsigned int hscif2_data_mux[] = {
2297 HRX2_MARK, HTX2_MARK,
2298};
2299static const unsigned int hscif2_clk_pins[] = {
2300 /* SCK */
2301 RCAR_GP_PIN(4, 15),
2302};
2303static const unsigned int hscif2_clk_mux[] = {
2304 HSCK2_MARK,
2305};
2306static const unsigned int hscif2_ctrl_pins[] = {
2307 /* RTS, CTS */
2308 RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 13),
2309};
2310static const unsigned int hscif2_ctrl_mux[] = {
2311 HRTS2_N_MARK, HCTS2_N_MARK,
2312};
2313static const unsigned int hscif2_data_b_pins[] = {
2314 /* RX, TX */
2315 RCAR_GP_PIN(1, 20), RCAR_GP_PIN(1, 22),
2316};
2317static const unsigned int hscif2_data_b_mux[] = {
2318 HRX2_B_MARK, HTX2_B_MARK,
2319};
2320static const unsigned int hscif2_ctrl_b_pins[] = {
2321 /* RTS, CTS */
2322 RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 21),
2323};
2324static const unsigned int hscif2_ctrl_b_mux[] = {
2325 HRTS2_N_B_MARK, HCTS2_N_B_MARK,
2326};
2327static const unsigned int hscif2_data_c_pins[] = {
2328 /* RX, TX */
2329 RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
2330};
2331static const unsigned int hscif2_data_c_mux[] = {
2332 HRX2_C_MARK, HTX2_C_MARK,
2333};
2334static const unsigned int hscif2_clk_c_pins[] = {
2335 /* SCK */
2336 RCAR_GP_PIN(5, 31),
2337};
2338static const unsigned int hscif2_clk_c_mux[] = {
2339 HSCK2_C_MARK,
2340};
2341static const unsigned int hscif2_data_d_pins[] = {
2342 /* RX, TX */
2343 RCAR_GP_PIN(1, 20), RCAR_GP_PIN(5, 31),
2344};
2345static const unsigned int hscif2_data_d_mux[] = {
2346 HRX2_B_MARK, HTX2_D_MARK,
2347};
2348/* - I2C0 ------------------------------------------------------------------- */
2349static const unsigned int i2c0_pins[] = {
2350 /* SCL, SDA */
2351 RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 25),
2352};
2353static const unsigned int i2c0_mux[] = {
2354 I2C0_SCL_MARK, I2C0_SDA_MARK,
2355};
2356static const unsigned int i2c0_b_pins[] = {
2357 /* SCL, SDA */
2358 RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 3),
2359};
2360static const unsigned int i2c0_b_mux[] = {
2361 I2C0_SCL_B_MARK, I2C0_SDA_B_MARK,
2362};
2363static const unsigned int i2c0_c_pins[] = {
2364 /* SCL, SDA */
2365 RCAR_GP_PIN(0, 16), RCAR_GP_PIN(1, 1),
2366};
2367static const unsigned int i2c0_c_mux[] = {
2368 I2C0_SCL_C_MARK, I2C0_SDA_C_MARK,
2369};
2370/* - I2C1 ------------------------------------------------------------------- */
2371static const unsigned int i2c1_pins[] = {
2372 /* SCL, SDA */
2373 RCAR_GP_PIN(1, 10), RCAR_GP_PIN(1, 11),
2374};
2375static const unsigned int i2c1_mux[] = {
2376 I2C1_SCL_MARK, I2C1_SDA_MARK,
2377};
2378static const unsigned int i2c1_b_pins[] = {
2379 /* SCL, SDA */
2380 RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 5),
2381};
2382static const unsigned int i2c1_b_mux[] = {
2383 I2C1_SCL_B_MARK, I2C1_SDA_B_MARK,
2384};
2385static const unsigned int i2c1_c_pins[] = {
2386 /* SCL, SDA */
2387 RCAR_GP_PIN(6, 14), RCAR_GP_PIN(6, 15),
2388};
2389static const unsigned int i2c1_c_mux[] = {
2390 I2C1_SCL_C_MARK, I2C1_SDA_C_MARK,
2391};
2392static const unsigned int i2c1_d_pins[] = {
2393 /* SCL, SDA */
2394 RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 26),
2395};
2396static const unsigned int i2c1_d_mux[] = {
2397 I2C1_SCL_D_MARK, I2C1_SDA_D_MARK,
2398};
2399static const unsigned int i2c1_e_pins[] = {
2400 /* SCL, SDA */
2401 RCAR_GP_PIN(7, 15), RCAR_GP_PIN(7, 16),
2402};
2403static const unsigned int i2c1_e_mux[] = {
2404 I2C1_SCL_E_MARK, I2C1_SDA_E_MARK,
2405};
2406/* - I2C2 ------------------------------------------------------------------- */
2407static const unsigned int i2c2_pins[] = {
2408 /* SCL, SDA */
2409 RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
2410};
2411static const unsigned int i2c2_mux[] = {
2412 I2C2_SCL_MARK, I2C2_SDA_MARK,
2413};
2414static const unsigned int i2c2_b_pins[] = {
2415 /* SCL, SDA */
2416 RCAR_GP_PIN(3, 26), RCAR_GP_PIN(3, 29),
2417};
2418static const unsigned int i2c2_b_mux[] = {
2419 I2C2_SCL_B_MARK, I2C2_SDA_B_MARK,
2420};
2421static const unsigned int i2c2_c_pins[] = {
2422 /* SCL, SDA */
2423 RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 14),
2424};
2425static const unsigned int i2c2_c_mux[] = {
2426 I2C2_SCL_C_MARK, I2C2_SDA_C_MARK,
2427};
2428static const unsigned int i2c2_d_pins[] = {
2429 /* SCL, SDA */
2430 RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 18),
2431};
2432static const unsigned int i2c2_d_mux[] = {
2433 I2C2_SCL_D_MARK, I2C2_SDA_D_MARK,
2434};
2435/* - I2C3 ------------------------------------------------------------------- */
2436static const unsigned int i2c3_pins[] = {
2437 /* SCL, SDA */
2438 RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 16),
2439};
2440static const unsigned int i2c3_mux[] = {
2441 I2C3_SCL_MARK, I2C3_SDA_MARK,
2442};
2443static const unsigned int i2c3_b_pins[] = {
2444 /* SCL, SDA */
2445 RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16),
2446};
2447static const unsigned int i2c3_b_mux[] = {
2448 I2C3_SCL_B_MARK, I2C3_SDA_B_MARK,
2449};
2450static const unsigned int i2c3_c_pins[] = {
2451 /* SCL, SDA */
2452 RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 23),
2453};
2454static const unsigned int i2c3_c_mux[] = {
2455 I2C3_SCL_C_MARK, I2C3_SDA_C_MARK,
2456};
2457static const unsigned int i2c3_d_pins[] = {
2458 /* SCL, SDA */
2459 RCAR_GP_PIN(0, 27), RCAR_GP_PIN(0, 28),
2460};
2461static const unsigned int i2c3_d_mux[] = {
2462 I2C3_SCL_D_MARK, I2C3_SDA_D_MARK,
2463};
2464/* - I2C4 ------------------------------------------------------------------- */
2465static const unsigned int i2c4_pins[] = {
2466 /* SCL, SDA */
2467 RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 14),
2468};
2469static const unsigned int i2c4_mux[] = {
2470 I2C4_SCL_MARK, I2C4_SDA_MARK,
2471};
2472static const unsigned int i2c4_b_pins[] = {
2473 /* SCL, SDA */
2474 RCAR_GP_PIN(4, 27), RCAR_GP_PIN(4, 28),
2475};
2476static const unsigned int i2c4_b_mux[] = {
2477 I2C4_SCL_B_MARK, I2C4_SDA_B_MARK,
2478};
2479static const unsigned int i2c4_c_pins[] = {
2480 /* SCL, SDA */
2481 RCAR_GP_PIN(7, 13), RCAR_GP_PIN(7, 14),
2482};
2483static const unsigned int i2c4_c_mux[] = {
2484 I2C4_SCL_C_MARK, I2C4_SDA_C_MARK,
2485};
2486/* - I2C7 ------------------------------------------------------------------- */
2487static const unsigned int i2c7_pins[] = {
2488 /* SCL, SDA */
2489 RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 16),
2490};
2491static const unsigned int i2c7_mux[] = {
2492 IIC0_SCL_MARK, IIC0_SDA_MARK,
2493};
2494static const unsigned int i2c7_b_pins[] = {
2495 /* SCL, SDA */
2496 RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 3),
2497};
2498static const unsigned int i2c7_b_mux[] = {
2499 IIC0_SCL_B_MARK, IIC0_SDA_B_MARK,
2500};
2501static const unsigned int i2c7_c_pins[] = {
2502 /* SCL, SDA */
2503 RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
2504};
2505static const unsigned int i2c7_c_mux[] = {
2506 IIC0_SCL_C_MARK, IIC0_SDA_C_MARK,
2507};
2508/* - I2C8 ------------------------------------------------------------------- */
2509static const unsigned int i2c8_pins[] = {
2510 /* SCL, SDA */
2511 RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 14),
2512};
2513static const unsigned int i2c8_mux[] = {
2514 IIC1_SCL_MARK, IIC1_SDA_MARK,
2515};
2516static const unsigned int i2c8_b_pins[] = {
2517 /* SCL, SDA */
2518 RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 5),
2519};
2520static const unsigned int i2c8_b_mux[] = {
2521 IIC1_SCL_B_MARK, IIC1_SDA_B_MARK,
2522};
2523static const unsigned int i2c8_c_pins[] = {
2524 /* SCL, SDA */
2525 RCAR_GP_PIN(6, 22), RCAR_GP_PIN(6, 23),
2526};
2527static const unsigned int i2c8_c_mux[] = {
2528 IIC1_SCL_C_MARK, IIC1_SDA_C_MARK,
2529};
2530/* - INTC ------------------------------------------------------------------- */
2531static const unsigned int intc_irq0_pins[] = {
2532 /* IRQ */
2533 RCAR_GP_PIN(7, 10),
2534};
2535static const unsigned int intc_irq0_mux[] = {
2536 IRQ0_MARK,
2537};
2538static const unsigned int intc_irq1_pins[] = {
2539 /* IRQ */
2540 RCAR_GP_PIN(7, 11),
2541};
2542static const unsigned int intc_irq1_mux[] = {
2543 IRQ1_MARK,
2544};
2545static const unsigned int intc_irq2_pins[] = {
2546 /* IRQ */
2547 RCAR_GP_PIN(7, 12),
2548};
2549static const unsigned int intc_irq2_mux[] = {
2550 IRQ2_MARK,
2551};
2552static const unsigned int intc_irq3_pins[] = {
2553 /* IRQ */
2554 RCAR_GP_PIN(7, 13),
2555};
2556static const unsigned int intc_irq3_mux[] = {
2557 IRQ3_MARK,
2558};
2559/* - MLB+ ------------------------------------------------------------------- */
2560static const unsigned int mlb_3pin_pins[] = {
2561 RCAR_GP_PIN(7, 7), RCAR_GP_PIN(7, 8), RCAR_GP_PIN(7, 9),
2562};
2563static const unsigned int mlb_3pin_mux[] = {
2564 MLB_CLK_MARK, MLB_SIG_MARK, MLB_DAT_MARK,
2565};
2566/* - MMCIF ------------------------------------------------------------------ */
2567static const unsigned int mmc_data1_pins[] = {
2568 /* D[0] */
2569 RCAR_GP_PIN(6, 18),
2570};
2571static const unsigned int mmc_data1_mux[] = {
2572 MMC_D0_MARK,
2573};
2574static const unsigned int mmc_data4_pins[] = {
2575 /* D[0:3] */
2576 RCAR_GP_PIN(6, 18), RCAR_GP_PIN(6, 19),
2577 RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 21),
2578};
2579static const unsigned int mmc_data4_mux[] = {
2580 MMC_D0_MARK, MMC_D1_MARK, MMC_D2_MARK, MMC_D3_MARK,
2581};
2582static const unsigned int mmc_data8_pins[] = {
2583 /* D[0:7] */
2584 RCAR_GP_PIN(6, 18), RCAR_GP_PIN(6, 19),
2585 RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 21),
2586 RCAR_GP_PIN(6, 22), RCAR_GP_PIN(6, 23),
2587 RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
2588};
2589static const unsigned int mmc_data8_mux[] = {
2590 MMC_D0_MARK, MMC_D1_MARK, MMC_D2_MARK, MMC_D3_MARK,
2591 MMC_D4_MARK, MMC_D5_MARK, MMC_D6_MARK, MMC_D7_MARK,
2592};
2593static const unsigned int mmc_data8_b_pins[] = {
2594 /* D[0:7] */
2595 RCAR_GP_PIN(6, 18), RCAR_GP_PIN(6, 19),
2596 RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 21),
2597 RCAR_GP_PIN(6, 22), RCAR_GP_PIN(6, 23),
2598 RCAR_GP_PIN(6, 6), RCAR_GP_PIN(6, 7),
2599};
2600static const unsigned int mmc_data8_b_mux[] = {
2601 MMC_D0_MARK, MMC_D1_MARK, MMC_D2_MARK, MMC_D3_MARK,
2602 MMC_D4_MARK, MMC_D5_MARK, MMC_D6_B_MARK, MMC_D7_B_MARK,
2603};
2604static const unsigned int mmc_ctrl_pins[] = {
2605 /* CLK, CMD */
2606 RCAR_GP_PIN(6, 16), RCAR_GP_PIN(6, 17),
2607};
2608static const unsigned int mmc_ctrl_mux[] = {
2609 MMC_CLK_MARK, MMC_CMD_MARK,
2610};
2611/* - MSIOF0 ----------------------------------------------------------------- */
2612static const unsigned int msiof0_clk_pins[] = {
2613 /* SCK */
2614 RCAR_GP_PIN(6, 24),
2615};
2616static const unsigned int msiof0_clk_mux[] = {
2617 MSIOF0_SCK_MARK,
2618};
2619static const unsigned int msiof0_sync_pins[] = {
2620 /* SYNC */
2621 RCAR_GP_PIN(6, 25),
2622};
2623static const unsigned int msiof0_sync_mux[] = {
2624 MSIOF0_SYNC_MARK,
2625};
2626static const unsigned int msiof0_ss1_pins[] = {
2627 /* SS1 */
2628 RCAR_GP_PIN(6, 28),
2629};
2630static const unsigned int msiof0_ss1_mux[] = {
2631 MSIOF0_SS1_MARK,
2632};
2633static const unsigned int msiof0_ss2_pins[] = {
2634 /* SS2 */
2635 RCAR_GP_PIN(6, 29),
2636};
2637static const unsigned int msiof0_ss2_mux[] = {
2638 MSIOF0_SS2_MARK,
2639};
2640static const unsigned int msiof0_rx_pins[] = {
2641 /* RXD */
2642 RCAR_GP_PIN(6, 27),
2643};
2644static const unsigned int msiof0_rx_mux[] = {
2645 MSIOF0_RXD_MARK,
2646};
2647static const unsigned int msiof0_tx_pins[] = {
2648 /* TXD */
2649 RCAR_GP_PIN(6, 26),
2650};
2651static const unsigned int msiof0_tx_mux[] = {
2652 MSIOF0_TXD_MARK,
2653};
2654
2655static const unsigned int msiof0_clk_b_pins[] = {
2656 /* SCK */
2657 RCAR_GP_PIN(0, 16),
2658};
2659static const unsigned int msiof0_clk_b_mux[] = {
2660 MSIOF0_SCK_B_MARK,
2661};
2662static const unsigned int msiof0_sync_b_pins[] = {
2663 /* SYNC */
2664 RCAR_GP_PIN(0, 17),
2665};
2666static const unsigned int msiof0_sync_b_mux[] = {
2667 MSIOF0_SYNC_B_MARK,
2668};
2669static const unsigned int msiof0_ss1_b_pins[] = {
2670 /* SS1 */
2671 RCAR_GP_PIN(0, 18),
2672};
2673static const unsigned int msiof0_ss1_b_mux[] = {
2674 MSIOF0_SS1_B_MARK,
2675};
2676static const unsigned int msiof0_ss2_b_pins[] = {
2677 /* SS2 */
2678 RCAR_GP_PIN(0, 19),
2679};
2680static const unsigned int msiof0_ss2_b_mux[] = {
2681 MSIOF0_SS2_B_MARK,
2682};
2683static const unsigned int msiof0_rx_b_pins[] = {
2684 /* RXD */
2685 RCAR_GP_PIN(0, 21),
2686};
2687static const unsigned int msiof0_rx_b_mux[] = {
2688 MSIOF0_RXD_B_MARK,
2689};
2690static const unsigned int msiof0_tx_b_pins[] = {
2691 /* TXD */
2692 RCAR_GP_PIN(0, 20),
2693};
2694static const unsigned int msiof0_tx_b_mux[] = {
2695 MSIOF0_TXD_B_MARK,
2696};
2697
2698static const unsigned int msiof0_clk_c_pins[] = {
2699 /* SCK */
2700 RCAR_GP_PIN(5, 26),
2701};
2702static const unsigned int msiof0_clk_c_mux[] = {
2703 MSIOF0_SCK_C_MARK,
2704};
2705static const unsigned int msiof0_sync_c_pins[] = {
2706 /* SYNC */
2707 RCAR_GP_PIN(5, 25),
2708};
2709static const unsigned int msiof0_sync_c_mux[] = {
2710 MSIOF0_SYNC_C_MARK,
2711};
2712static const unsigned int msiof0_ss1_c_pins[] = {
2713 /* SS1 */
2714 RCAR_GP_PIN(5, 27),
2715};
2716static const unsigned int msiof0_ss1_c_mux[] = {
2717 MSIOF0_SS1_C_MARK,
2718};
2719static const unsigned int msiof0_ss2_c_pins[] = {
2720 /* SS2 */
2721 RCAR_GP_PIN(5, 28),
2722};
2723static const unsigned int msiof0_ss2_c_mux[] = {
2724 MSIOF0_SS2_C_MARK,
2725};
2726static const unsigned int msiof0_rx_c_pins[] = {
2727 /* RXD */
2728 RCAR_GP_PIN(5, 29),
2729};
2730static const unsigned int msiof0_rx_c_mux[] = {
2731 MSIOF0_RXD_C_MARK,
2732};
2733static const unsigned int msiof0_tx_c_pins[] = {
2734 /* TXD */
2735 RCAR_GP_PIN(5, 30),
2736};
2737static const unsigned int msiof0_tx_c_mux[] = {
2738 MSIOF0_TXD_C_MARK,
2739};
2740/* - MSIOF1 ----------------------------------------------------------------- */
2741static const unsigned int msiof1_clk_pins[] = {
2742 /* SCK */
2743 RCAR_GP_PIN(0, 22),
2744};
2745static const unsigned int msiof1_clk_mux[] = {
2746 MSIOF1_SCK_MARK,
2747};
2748static const unsigned int msiof1_sync_pins[] = {
2749 /* SYNC */
2750 RCAR_GP_PIN(0, 23),
2751};
2752static const unsigned int msiof1_sync_mux[] = {
2753 MSIOF1_SYNC_MARK,
2754};
2755static const unsigned int msiof1_ss1_pins[] = {
2756 /* SS1 */
2757 RCAR_GP_PIN(0, 24),
2758};
2759static const unsigned int msiof1_ss1_mux[] = {
2760 MSIOF1_SS1_MARK,
2761};
2762static const unsigned int msiof1_ss2_pins[] = {
2763 /* SS2 */
2764 RCAR_GP_PIN(0, 25),
2765};
2766static const unsigned int msiof1_ss2_mux[] = {
2767 MSIOF1_SS2_MARK,
2768};
2769static const unsigned int msiof1_rx_pins[] = {
2770 /* RXD */
2771 RCAR_GP_PIN(0, 27),
2772};
2773static const unsigned int msiof1_rx_mux[] = {
2774 MSIOF1_RXD_MARK,
2775};
2776static const unsigned int msiof1_tx_pins[] = {
2777 /* TXD */
2778 RCAR_GP_PIN(0, 26),
2779};
2780static const unsigned int msiof1_tx_mux[] = {
2781 MSIOF1_TXD_MARK,
2782};
2783
2784static const unsigned int msiof1_clk_b_pins[] = {
2785 /* SCK */
2786 RCAR_GP_PIN(2, 29),
2787};
2788static const unsigned int msiof1_clk_b_mux[] = {
2789 MSIOF1_SCK_B_MARK,
2790};
2791static const unsigned int msiof1_sync_b_pins[] = {
2792 /* SYNC */
2793 RCAR_GP_PIN(2, 30),
2794};
2795static const unsigned int msiof1_sync_b_mux[] = {
2796 MSIOF1_SYNC_B_MARK,
2797};
2798static const unsigned int msiof1_ss1_b_pins[] = {
2799 /* SS1 */
2800 RCAR_GP_PIN(2, 31),
2801};
2802static const unsigned int msiof1_ss1_b_mux[] = {
2803 MSIOF1_SS1_B_MARK,
2804};
2805static const unsigned int msiof1_ss2_b_pins[] = {
2806 /* SS2 */
2807 RCAR_GP_PIN(7, 16),
2808};
2809static const unsigned int msiof1_ss2_b_mux[] = {
2810 MSIOF1_SS2_B_MARK,
2811};
2812static const unsigned int msiof1_rx_b_pins[] = {
2813 /* RXD */
2814 RCAR_GP_PIN(7, 18),
2815};
2816static const unsigned int msiof1_rx_b_mux[] = {
2817 MSIOF1_RXD_B_MARK,
2818};
2819static const unsigned int msiof1_tx_b_pins[] = {
2820 /* TXD */
2821 RCAR_GP_PIN(7, 17),
2822};
2823static const unsigned int msiof1_tx_b_mux[] = {
2824 MSIOF1_TXD_B_MARK,
2825};
2826
2827static const unsigned int msiof1_clk_c_pins[] = {
2828 /* SCK */
2829 RCAR_GP_PIN(2, 15),
2830};
2831static const unsigned int msiof1_clk_c_mux[] = {
2832 MSIOF1_SCK_C_MARK,
2833};
2834static const unsigned int msiof1_sync_c_pins[] = {
2835 /* SYNC */
2836 RCAR_GP_PIN(2, 16),
2837};
2838static const unsigned int msiof1_sync_c_mux[] = {
2839 MSIOF1_SYNC_C_MARK,
2840};
2841static const unsigned int msiof1_rx_c_pins[] = {
2842 /* RXD */
2843 RCAR_GP_PIN(2, 18),
2844};
2845static const unsigned int msiof1_rx_c_mux[] = {
2846 MSIOF1_RXD_C_MARK,
2847};
2848static const unsigned int msiof1_tx_c_pins[] = {
2849 /* TXD */
2850 RCAR_GP_PIN(2, 17),
2851};
2852static const unsigned int msiof1_tx_c_mux[] = {
2853 MSIOF1_TXD_C_MARK,
2854};
2855
2856static const unsigned int msiof1_clk_d_pins[] = {
2857 /* SCK */
2858 RCAR_GP_PIN(0, 28),
2859};
2860static const unsigned int msiof1_clk_d_mux[] = {
2861 MSIOF1_SCK_D_MARK,
2862};
2863static const unsigned int msiof1_sync_d_pins[] = {
2864 /* SYNC */
2865 RCAR_GP_PIN(0, 30),
2866};
2867static const unsigned int msiof1_sync_d_mux[] = {
2868 MSIOF1_SYNC_D_MARK,
2869};
2870static const unsigned int msiof1_ss1_d_pins[] = {
2871 /* SS1 */
2872 RCAR_GP_PIN(0, 29),
2873};
2874static const unsigned int msiof1_ss1_d_mux[] = {
2875 MSIOF1_SS1_D_MARK,
2876};
2877static const unsigned int msiof1_rx_d_pins[] = {
2878 /* RXD */
2879 RCAR_GP_PIN(0, 27),
2880};
2881static const unsigned int msiof1_rx_d_mux[] = {
2882 MSIOF1_RXD_D_MARK,
2883};
2884static const unsigned int msiof1_tx_d_pins[] = {
2885 /* TXD */
2886 RCAR_GP_PIN(0, 26),
2887};
2888static const unsigned int msiof1_tx_d_mux[] = {
2889 MSIOF1_TXD_D_MARK,
2890};
2891
2892static const unsigned int msiof1_clk_e_pins[] = {
2893 /* SCK */
2894 RCAR_GP_PIN(5, 18),
2895};
2896static const unsigned int msiof1_clk_e_mux[] = {
2897 MSIOF1_SCK_E_MARK,
2898};
2899static const unsigned int msiof1_sync_e_pins[] = {
2900 /* SYNC */
2901 RCAR_GP_PIN(5, 19),
2902};
2903static const unsigned int msiof1_sync_e_mux[] = {
2904 MSIOF1_SYNC_E_MARK,
2905};
2906static const unsigned int msiof1_rx_e_pins[] = {
2907 /* RXD */
2908 RCAR_GP_PIN(5, 17),
2909};
2910static const unsigned int msiof1_rx_e_mux[] = {
2911 MSIOF1_RXD_E_MARK,
2912};
2913static const unsigned int msiof1_tx_e_pins[] = {
2914 /* TXD */
2915 RCAR_GP_PIN(5, 20),
2916};
2917static const unsigned int msiof1_tx_e_mux[] = {
2918 MSIOF1_TXD_E_MARK,
2919};
2920/* - MSIOF2 ----------------------------------------------------------------- */
2921static const unsigned int msiof2_clk_pins[] = {
2922 /* SCK */
2923 RCAR_GP_PIN(1, 13),
2924};
2925static const unsigned int msiof2_clk_mux[] = {
2926 MSIOF2_SCK_MARK,
2927};
2928static const unsigned int msiof2_sync_pins[] = {
2929 /* SYNC */
2930 RCAR_GP_PIN(1, 14),
2931};
2932static const unsigned int msiof2_sync_mux[] = {
2933 MSIOF2_SYNC_MARK,
2934};
2935static const unsigned int msiof2_ss1_pins[] = {
2936 /* SS1 */
2937 RCAR_GP_PIN(1, 17),
2938};
2939static const unsigned int msiof2_ss1_mux[] = {
2940 MSIOF2_SS1_MARK,
2941};
2942static const unsigned int msiof2_ss2_pins[] = {
2943 /* SS2 */
2944 RCAR_GP_PIN(1, 18),
2945};
2946static const unsigned int msiof2_ss2_mux[] = {
2947 MSIOF2_SS2_MARK,
2948};
2949static const unsigned int msiof2_rx_pins[] = {
2950 /* RXD */
2951 RCAR_GP_PIN(1, 16),
2952};
2953static const unsigned int msiof2_rx_mux[] = {
2954 MSIOF2_RXD_MARK,
2955};
2956static const unsigned int msiof2_tx_pins[] = {
2957 /* TXD */
2958 RCAR_GP_PIN(1, 15),
2959};
2960static const unsigned int msiof2_tx_mux[] = {
2961 MSIOF2_TXD_MARK,
2962};
2963
2964static const unsigned int msiof2_clk_b_pins[] = {
2965 /* SCK */
2966 RCAR_GP_PIN(3, 0),
2967};
2968static const unsigned int msiof2_clk_b_mux[] = {
2969 MSIOF2_SCK_B_MARK,
2970};
2971static const unsigned int msiof2_sync_b_pins[] = {
2972 /* SYNC */
2973 RCAR_GP_PIN(3, 1),
2974};
2975static const unsigned int msiof2_sync_b_mux[] = {
2976 MSIOF2_SYNC_B_MARK,
2977};
2978static const unsigned int msiof2_ss1_b_pins[] = {
2979 /* SS1 */
2980 RCAR_GP_PIN(3, 8),
2981};
2982static const unsigned int msiof2_ss1_b_mux[] = {
2983 MSIOF2_SS1_B_MARK,
2984};
2985static const unsigned int msiof2_ss2_b_pins[] = {
2986 /* SS2 */
2987 RCAR_GP_PIN(3, 9),
2988};
2989static const unsigned int msiof2_ss2_b_mux[] = {
2990 MSIOF2_SS2_B_MARK,
2991};
2992static const unsigned int msiof2_rx_b_pins[] = {
2993 /* RXD */
2994 RCAR_GP_PIN(3, 17),
2995};
2996static const unsigned int msiof2_rx_b_mux[] = {
2997 MSIOF2_RXD_B_MARK,
2998};
2999static const unsigned int msiof2_tx_b_pins[] = {
3000 /* TXD */
3001 RCAR_GP_PIN(3, 16),
3002};
3003static const unsigned int msiof2_tx_b_mux[] = {
3004 MSIOF2_TXD_B_MARK,
3005};
3006
3007static const unsigned int msiof2_clk_c_pins[] = {
3008 /* SCK */
3009 RCAR_GP_PIN(2, 2),
3010};
3011static const unsigned int msiof2_clk_c_mux[] = {
3012 MSIOF2_SCK_C_MARK,
3013};
3014static const unsigned int msiof2_sync_c_pins[] = {
3015 /* SYNC */
3016 RCAR_GP_PIN(2, 3),
3017};
3018static const unsigned int msiof2_sync_c_mux[] = {
3019 MSIOF2_SYNC_C_MARK,
3020};
3021static const unsigned int msiof2_rx_c_pins[] = {
3022 /* RXD */
3023 RCAR_GP_PIN(2, 5),
3024};
3025static const unsigned int msiof2_rx_c_mux[] = {
3026 MSIOF2_RXD_C_MARK,
3027};
3028static const unsigned int msiof2_tx_c_pins[] = {
3029 /* TXD */
3030 RCAR_GP_PIN(2, 4),
3031};
3032static const unsigned int msiof2_tx_c_mux[] = {
3033 MSIOF2_TXD_C_MARK,
3034};
3035
3036static const unsigned int msiof2_clk_d_pins[] = {
3037 /* SCK */
3038 RCAR_GP_PIN(2, 14),
3039};
3040static const unsigned int msiof2_clk_d_mux[] = {
3041 MSIOF2_SCK_D_MARK,
3042};
3043static const unsigned int msiof2_sync_d_pins[] = {
3044 /* SYNC */
3045 RCAR_GP_PIN(2, 15),
3046};
3047static const unsigned int msiof2_sync_d_mux[] = {
3048 MSIOF2_SYNC_D_MARK,
3049};
3050static const unsigned int msiof2_ss1_d_pins[] = {
3051 /* SS1 */
3052 RCAR_GP_PIN(2, 17),
3053};
3054static const unsigned int msiof2_ss1_d_mux[] = {
3055 MSIOF2_SS1_D_MARK,
3056};
3057static const unsigned int msiof2_ss2_d_pins[] = {
3058 /* SS2 */
3059 RCAR_GP_PIN(2, 19),
3060};
3061static const unsigned int msiof2_ss2_d_mux[] = {
3062 MSIOF2_SS2_D_MARK,
3063};
3064static const unsigned int msiof2_rx_d_pins[] = {
3065 /* RXD */
3066 RCAR_GP_PIN(2, 18),
3067};
3068static const unsigned int msiof2_rx_d_mux[] = {
3069 MSIOF2_RXD_D_MARK,
3070};
3071static const unsigned int msiof2_tx_d_pins[] = {
3072 /* TXD */
3073 RCAR_GP_PIN(2, 16),
3074};
3075static const unsigned int msiof2_tx_d_mux[] = {
3076 MSIOF2_TXD_D_MARK,
3077};
3078
3079static const unsigned int msiof2_clk_e_pins[] = {
3080 /* SCK */
3081 RCAR_GP_PIN(7, 15),
3082};
3083static const unsigned int msiof2_clk_e_mux[] = {
3084 MSIOF2_SCK_E_MARK,
3085};
3086static const unsigned int msiof2_sync_e_pins[] = {
3087 /* SYNC */
3088 RCAR_GP_PIN(7, 16),
3089};
3090static const unsigned int msiof2_sync_e_mux[] = {
3091 MSIOF2_SYNC_E_MARK,
3092};
3093static const unsigned int msiof2_rx_e_pins[] = {
3094 /* RXD */
3095 RCAR_GP_PIN(7, 14),
3096};
3097static const unsigned int msiof2_rx_e_mux[] = {
3098 MSIOF2_RXD_E_MARK,
3099};
3100static const unsigned int msiof2_tx_e_pins[] = {
3101 /* TXD */
3102 RCAR_GP_PIN(7, 13),
3103};
3104static const unsigned int msiof2_tx_e_mux[] = {
3105 MSIOF2_TXD_E_MARK,
3106};
3107/* - PWM -------------------------------------------------------------------- */
3108static const unsigned int pwm0_pins[] = {
3109 RCAR_GP_PIN(6, 14),
3110};
3111static const unsigned int pwm0_mux[] = {
3112 PWM0_MARK,
3113};
3114static const unsigned int pwm0_b_pins[] = {
3115 RCAR_GP_PIN(5, 30),
3116};
3117static const unsigned int pwm0_b_mux[] = {
3118 PWM0_B_MARK,
3119};
3120static const unsigned int pwm1_pins[] = {
3121 RCAR_GP_PIN(1, 17),
3122};
3123static const unsigned int pwm1_mux[] = {
3124 PWM1_MARK,
3125};
3126static const unsigned int pwm1_b_pins[] = {
3127 RCAR_GP_PIN(6, 15),
3128};
3129static const unsigned int pwm1_b_mux[] = {
3130 PWM1_B_MARK,
3131};
3132static const unsigned int pwm2_pins[] = {
3133 RCAR_GP_PIN(1, 18),
3134};
3135static const unsigned int pwm2_mux[] = {
3136 PWM2_MARK,
3137};
3138static const unsigned int pwm2_b_pins[] = {
3139 RCAR_GP_PIN(0, 16),
3140};
3141static const unsigned int pwm2_b_mux[] = {
3142 PWM2_B_MARK,
3143};
3144static const unsigned int pwm3_pins[] = {
3145 RCAR_GP_PIN(1, 24),
3146};
3147static const unsigned int pwm3_mux[] = {
3148 PWM3_MARK,
3149};
3150static const unsigned int pwm4_pins[] = {
3151 RCAR_GP_PIN(3, 26),
3152};
3153static const unsigned int pwm4_mux[] = {
3154 PWM4_MARK,
3155};
3156static const unsigned int pwm4_b_pins[] = {
3157 RCAR_GP_PIN(3, 31),
3158};
3159static const unsigned int pwm4_b_mux[] = {
3160 PWM4_B_MARK,
3161};
3162static const unsigned int pwm5_pins[] = {
3163 RCAR_GP_PIN(7, 21),
3164};
3165static const unsigned int pwm5_mux[] = {
3166 PWM5_MARK,
3167};
3168static const unsigned int pwm5_b_pins[] = {
3169 RCAR_GP_PIN(7, 20),
3170};
3171static const unsigned int pwm5_b_mux[] = {
3172 PWM5_B_MARK,
3173};
3174static const unsigned int pwm6_pins[] = {
3175 RCAR_GP_PIN(7, 22),
3176};
3177static const unsigned int pwm6_mux[] = {
3178 PWM6_MARK,
3179};
3180/* - QSPI ------------------------------------------------------------------- */
3181static const unsigned int qspi_ctrl_pins[] = {
3182 /* SPCLK, SSL */
3183 RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 9),
3184};
3185static const unsigned int qspi_ctrl_mux[] = {
3186 SPCLK_MARK, SSL_MARK,
3187};
3188static const unsigned int qspi_data2_pins[] = {
3189 /* MOSI_IO0, MISO_IO1 */
3190 RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6),
3191};
3192static const unsigned int qspi_data2_mux[] = {
3193 MOSI_IO0_MARK, MISO_IO1_MARK,
3194};
3195static const unsigned int qspi_data4_pins[] = {
3196 /* MOSI_IO0, MISO_IO1, IO2, IO3 */
3197 RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
3198 RCAR_GP_PIN(1, 8),
3199};
3200static const unsigned int qspi_data4_mux[] = {
3201 MOSI_IO0_MARK, MISO_IO1_MARK, IO2_MARK, IO3_MARK,
3202};
3203
3204static const unsigned int qspi_ctrl_b_pins[] = {
3205 /* SPCLK, SSL */
3206 RCAR_GP_PIN(6, 0), RCAR_GP_PIN(6, 5),
3207};
3208static const unsigned int qspi_ctrl_b_mux[] = {
3209 SPCLK_B_MARK, SSL_B_MARK,
3210};
3211static const unsigned int qspi_data2_b_pins[] = {
3212 /* MOSI_IO0, MISO_IO1 */
3213 RCAR_GP_PIN(6, 1), RCAR_GP_PIN(6, 2),
3214};
3215static const unsigned int qspi_data2_b_mux[] = {
3216 MOSI_IO0_B_MARK, MISO_IO1_B_MARK,
3217};
3218static const unsigned int qspi_data4_b_pins[] = {
3219 /* MOSI_IO0, MISO_IO1, IO2, IO3 */
3220 RCAR_GP_PIN(6, 1), RCAR_GP_PIN(6, 2), RCAR_GP_PIN(6, 3),
3221 RCAR_GP_PIN(6, 4),
3222};
3223static const unsigned int qspi_data4_b_mux[] = {
Marek Vasuta6a743d2019-03-04 22:26:28 +01003224 MOSI_IO0_B_MARK, MISO_IO1_B_MARK, IO2_B_MARK, IO3_B_MARK,
Marek Vasut427c75d2018-01-17 17:14:45 +01003225};
3226/* - SCIF0 ------------------------------------------------------------------ */
3227static const unsigned int scif0_data_pins[] = {
3228 /* RX, TX */
3229 RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6),
3230};
3231static const unsigned int scif0_data_mux[] = {
3232 RX0_MARK, TX0_MARK,
3233};
3234static const unsigned int scif0_data_b_pins[] = {
3235 /* RX, TX */
3236 RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 0),
3237};
3238static const unsigned int scif0_data_b_mux[] = {
3239 RX0_B_MARK, TX0_B_MARK,
3240};
3241static const unsigned int scif0_data_c_pins[] = {
3242 /* RX, TX */
3243 RCAR_GP_PIN(4, 26), RCAR_GP_PIN(4, 25),
3244};
3245static const unsigned int scif0_data_c_mux[] = {
3246 RX0_C_MARK, TX0_C_MARK,
3247};
3248static const unsigned int scif0_data_d_pins[] = {
3249 /* RX, TX */
3250 RCAR_GP_PIN(2, 23), RCAR_GP_PIN(2, 22),
3251};
3252static const unsigned int scif0_data_d_mux[] = {
3253 RX0_D_MARK, TX0_D_MARK,
3254};
3255static const unsigned int scif0_data_e_pins[] = {
3256 /* RX, TX */
3257 RCAR_GP_PIN(6, 29), RCAR_GP_PIN(6, 28),
3258};
3259static const unsigned int scif0_data_e_mux[] = {
3260 RX0_E_MARK, TX0_E_MARK,
3261};
3262/* - SCIF1 ------------------------------------------------------------------ */
3263static const unsigned int scif1_data_pins[] = {
3264 /* RX, TX */
3265 RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 8),
3266};
3267static const unsigned int scif1_data_mux[] = {
3268 RX1_MARK, TX1_MARK,
3269};
3270static const unsigned int scif1_data_b_pins[] = {
3271 /* RX, TX */
3272 RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 8),
3273};
3274static const unsigned int scif1_data_b_mux[] = {
3275 RX1_B_MARK, TX1_B_MARK,
3276};
3277static const unsigned int scif1_clk_b_pins[] = {
3278 /* SCK */
3279 RCAR_GP_PIN(3, 10),
3280};
3281static const unsigned int scif1_clk_b_mux[] = {
3282 SCIF1_SCK_B_MARK,
3283};
3284static const unsigned int scif1_data_c_pins[] = {
3285 /* RX, TX */
3286 RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 27),
3287};
3288static const unsigned int scif1_data_c_mux[] = {
3289 RX1_C_MARK, TX1_C_MARK,
3290};
3291static const unsigned int scif1_data_d_pins[] = {
3292 /* RX, TX */
3293 RCAR_GP_PIN(2, 25), RCAR_GP_PIN(2, 24),
3294};
3295static const unsigned int scif1_data_d_mux[] = {
3296 RX1_D_MARK, TX1_D_MARK,
3297};
3298/* - SCIF2 ------------------------------------------------------------------ */
3299static const unsigned int scif2_data_pins[] = {
3300 /* RX, TX */
3301 RCAR_GP_PIN(2, 30), RCAR_GP_PIN(2, 31),
3302};
3303static const unsigned int scif2_data_mux[] = {
3304 RX2_MARK, TX2_MARK,
3305};
3306static const unsigned int scif2_data_b_pins[] = {
3307 /* RX, TX */
3308 RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 16),
3309};
3310static const unsigned int scif2_data_b_mux[] = {
3311 RX2_B_MARK, TX2_B_MARK,
3312};
3313static const unsigned int scif2_clk_b_pins[] = {
3314 /* SCK */
3315 RCAR_GP_PIN(3, 18),
3316};
3317static const unsigned int scif2_clk_b_mux[] = {
3318 SCIF2_SCK_B_MARK,
3319};
3320static const unsigned int scif2_data_c_pins[] = {
3321 /* RX, TX */
3322 RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25),
3323};
3324static const unsigned int scif2_data_c_mux[] = {
3325 RX2_C_MARK, TX2_C_MARK,
3326};
3327static const unsigned int scif2_data_e_pins[] = {
3328 /* RX, TX */
3329 RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8),
3330};
3331static const unsigned int scif2_data_e_mux[] = {
3332 RX2_E_MARK, TX2_E_MARK,
3333};
3334/* - SCIF3 ------------------------------------------------------------------ */
3335static const unsigned int scif3_data_pins[] = {
3336 /* RX, TX */
3337 RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 21),
3338};
3339static const unsigned int scif3_data_mux[] = {
3340 RX3_MARK, TX3_MARK,
3341};
3342static const unsigned int scif3_clk_pins[] = {
3343 /* SCK */
3344 RCAR_GP_PIN(3, 23),
3345};
3346static const unsigned int scif3_clk_mux[] = {
3347 SCIF3_SCK_MARK,
3348};
3349static const unsigned int scif3_data_b_pins[] = {
3350 /* RX, TX */
3351 RCAR_GP_PIN(3, 29), RCAR_GP_PIN(3, 26),
3352};
3353static const unsigned int scif3_data_b_mux[] = {
3354 RX3_B_MARK, TX3_B_MARK,
3355};
3356static const unsigned int scif3_clk_b_pins[] = {
3357 /* SCK */
3358 RCAR_GP_PIN(4, 8),
3359};
3360static const unsigned int scif3_clk_b_mux[] = {
3361 SCIF3_SCK_B_MARK,
3362};
3363static const unsigned int scif3_data_c_pins[] = {
3364 /* RX, TX */
3365 RCAR_GP_PIN(6, 7), RCAR_GP_PIN(6, 6),
3366};
3367static const unsigned int scif3_data_c_mux[] = {
3368 RX3_C_MARK, TX3_C_MARK,
3369};
3370static const unsigned int scif3_data_d_pins[] = {
3371 /* RX, TX */
3372 RCAR_GP_PIN(2, 27), RCAR_GP_PIN(2, 26),
3373};
3374static const unsigned int scif3_data_d_mux[] = {
3375 RX3_D_MARK, TX3_D_MARK,
3376};
3377/* - SCIF4 ------------------------------------------------------------------ */
3378static const unsigned int scif4_data_pins[] = {
3379 /* RX, TX */
3380 RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 1),
3381};
3382static const unsigned int scif4_data_mux[] = {
3383 RX4_MARK, TX4_MARK,
3384};
3385static const unsigned int scif4_data_b_pins[] = {
3386 /* RX, TX */
3387 RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 0),
3388};
3389static const unsigned int scif4_data_b_mux[] = {
3390 RX4_B_MARK, TX4_B_MARK,
3391};
3392static const unsigned int scif4_data_c_pins[] = {
3393 /* RX, TX */
3394 RCAR_GP_PIN(7, 22), RCAR_GP_PIN(7, 21),
3395};
3396static const unsigned int scif4_data_c_mux[] = {
3397 RX4_C_MARK, TX4_C_MARK,
3398};
3399/* - SCIF5 ------------------------------------------------------------------ */
3400static const unsigned int scif5_data_pins[] = {
3401 /* RX, TX */
3402 RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 3),
3403};
3404static const unsigned int scif5_data_mux[] = {
3405 RX5_MARK, TX5_MARK,
3406};
3407static const unsigned int scif5_data_b_pins[] = {
3408 /* RX, TX */
3409 RCAR_GP_PIN(6, 23), RCAR_GP_PIN(6, 22),
3410};
3411static const unsigned int scif5_data_b_mux[] = {
3412 RX5_B_MARK, TX5_B_MARK,
3413};
3414/* - SCIFA0 ----------------------------------------------------------------- */
3415static const unsigned int scifa0_data_pins[] = {
3416 /* RXD, TXD */
3417 RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6),
3418};
3419static const unsigned int scifa0_data_mux[] = {
3420 SCIFA0_RXD_MARK, SCIFA0_TXD_MARK,
3421};
3422static const unsigned int scifa0_data_b_pins[] = {
3423 /* RXD, TXD */
3424 RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 0),
3425};
3426static const unsigned int scifa0_data_b_mux[] = {
3427 SCIFA0_RXD_B_MARK, SCIFA0_TXD_B_MARK
3428};
3429/* - SCIFA1 ----------------------------------------------------------------- */
3430static const unsigned int scifa1_data_pins[] = {
3431 /* RXD, TXD */
3432 RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 8),
3433};
3434static const unsigned int scifa1_data_mux[] = {
3435 SCIFA1_RXD_MARK, SCIFA1_TXD_MARK,
3436};
3437static const unsigned int scifa1_clk_pins[] = {
3438 /* SCK */
3439 RCAR_GP_PIN(3, 10),
3440};
3441static const unsigned int scifa1_clk_mux[] = {
3442 SCIFA1_SCK_MARK,
3443};
3444static const unsigned int scifa1_data_b_pins[] = {
3445 /* RXD, TXD */
3446 RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 8),
3447};
3448static const unsigned int scifa1_data_b_mux[] = {
3449 SCIFA1_RXD_B_MARK, SCIFA1_TXD_B_MARK,
3450};
3451static const unsigned int scifa1_clk_b_pins[] = {
3452 /* SCK */
3453 RCAR_GP_PIN(1, 0),
3454};
3455static const unsigned int scifa1_clk_b_mux[] = {
3456 SCIFA1_SCK_B_MARK,
3457};
3458static const unsigned int scifa1_data_c_pins[] = {
3459 /* RXD, TXD */
3460 RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3),
3461};
3462static const unsigned int scifa1_data_c_mux[] = {
3463 SCIFA1_RXD_C_MARK, SCIFA1_TXD_C_MARK,
3464};
3465/* - SCIFA2 ----------------------------------------------------------------- */
3466static const unsigned int scifa2_data_pins[] = {
3467 /* RXD, TXD */
3468 RCAR_GP_PIN(2, 30), RCAR_GP_PIN(2, 31),
3469};
3470static const unsigned int scifa2_data_mux[] = {
3471 SCIFA2_RXD_MARK, SCIFA2_TXD_MARK,
3472};
3473static const unsigned int scifa2_clk_pins[] = {
3474 /* SCK */
3475 RCAR_GP_PIN(3, 18),
3476};
3477static const unsigned int scifa2_clk_mux[] = {
3478 SCIFA2_SCK_MARK,
3479};
3480static const unsigned int scifa2_data_b_pins[] = {
3481 /* RXD, TXD */
3482 RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 16),
3483};
3484static const unsigned int scifa2_data_b_mux[] = {
3485 SCIFA2_RXD_B_MARK, SCIFA2_TXD_B_MARK,
3486};
3487/* - SCIFA3 ----------------------------------------------------------------- */
3488static const unsigned int scifa3_data_pins[] = {
3489 /* RXD, TXD */
3490 RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 21),
3491};
3492static const unsigned int scifa3_data_mux[] = {
3493 SCIFA3_RXD_MARK, SCIFA3_TXD_MARK,
3494};
3495static const unsigned int scifa3_clk_pins[] = {
3496 /* SCK */
3497 RCAR_GP_PIN(3, 23),
3498};
3499static const unsigned int scifa3_clk_mux[] = {
3500 SCIFA3_SCK_MARK,
3501};
3502static const unsigned int scifa3_data_b_pins[] = {
3503 /* RXD, TXD */
3504 RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 20),
3505};
3506static const unsigned int scifa3_data_b_mux[] = {
3507 SCIFA3_RXD_B_MARK, SCIFA3_TXD_B_MARK,
3508};
3509static const unsigned int scifa3_clk_b_pins[] = {
3510 /* SCK */
3511 RCAR_GP_PIN(4, 8),
3512};
3513static const unsigned int scifa3_clk_b_mux[] = {
3514 SCIFA3_SCK_B_MARK,
3515};
3516static const unsigned int scifa3_data_c_pins[] = {
3517 /* RXD, TXD */
3518 RCAR_GP_PIN(7, 21), RCAR_GP_PIN(7, 20),
3519};
3520static const unsigned int scifa3_data_c_mux[] = {
3521 SCIFA3_RXD_C_MARK, SCIFA3_TXD_C_MARK,
3522};
3523static const unsigned int scifa3_clk_c_pins[] = {
3524 /* SCK */
3525 RCAR_GP_PIN(7, 22),
3526};
3527static const unsigned int scifa3_clk_c_mux[] = {
3528 SCIFA3_SCK_C_MARK,
3529};
3530/* - SCIFA4 ----------------------------------------------------------------- */
3531static const unsigned int scifa4_data_pins[] = {
3532 /* RXD, TXD */
3533 RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 1),
3534};
3535static const unsigned int scifa4_data_mux[] = {
3536 SCIFA4_RXD_MARK, SCIFA4_TXD_MARK,
3537};
3538static const unsigned int scifa4_data_b_pins[] = {
3539 /* RXD, TXD */
3540 RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 0),
3541};
3542static const unsigned int scifa4_data_b_mux[] = {
3543 SCIFA4_RXD_B_MARK, SCIFA4_TXD_B_MARK,
3544};
3545static const unsigned int scifa4_data_c_pins[] = {
3546 /* RXD, TXD */
3547 RCAR_GP_PIN(7, 22), RCAR_GP_PIN(7, 21),
3548};
3549static const unsigned int scifa4_data_c_mux[] = {
3550 SCIFA4_RXD_C_MARK, SCIFA4_TXD_C_MARK,
3551};
3552/* - SCIFA5 ----------------------------------------------------------------- */
3553static const unsigned int scifa5_data_pins[] = {
3554 /* RXD, TXD */
3555 RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 3),
3556};
3557static const unsigned int scifa5_data_mux[] = {
3558 SCIFA5_RXD_MARK, SCIFA5_TXD_MARK,
3559};
3560static const unsigned int scifa5_data_b_pins[] = {
3561 /* RXD, TXD */
3562 RCAR_GP_PIN(6, 7), RCAR_GP_PIN(6, 6),
3563};
3564static const unsigned int scifa5_data_b_mux[] = {
3565 SCIFA5_RXD_B_MARK, SCIFA5_TXD_B_MARK,
3566};
3567static const unsigned int scifa5_data_c_pins[] = {
3568 /* RXD, TXD */
3569 RCAR_GP_PIN(6, 23), RCAR_GP_PIN(6, 22),
3570};
3571static const unsigned int scifa5_data_c_mux[] = {
3572 SCIFA5_RXD_C_MARK, SCIFA5_TXD_C_MARK,
3573};
3574/* - SCIFB0 ----------------------------------------------------------------- */
3575static const unsigned int scifb0_data_pins[] = {
3576 /* RXD, TXD */
3577 RCAR_GP_PIN(7, 3), RCAR_GP_PIN(7, 4),
3578};
3579static const unsigned int scifb0_data_mux[] = {
3580 SCIFB0_RXD_MARK, SCIFB0_TXD_MARK,
3581};
3582static const unsigned int scifb0_clk_pins[] = {
3583 /* SCK */
3584 RCAR_GP_PIN(7, 2),
3585};
3586static const unsigned int scifb0_clk_mux[] = {
3587 SCIFB0_SCK_MARK,
3588};
3589static const unsigned int scifb0_ctrl_pins[] = {
3590 /* RTS, CTS */
3591 RCAR_GP_PIN(7, 1), RCAR_GP_PIN(7, 0),
3592};
3593static const unsigned int scifb0_ctrl_mux[] = {
3594 SCIFB0_RTS_N_MARK, SCIFB0_CTS_N_MARK,
3595};
3596static const unsigned int scifb0_data_b_pins[] = {
3597 /* RXD, TXD */
3598 RCAR_GP_PIN(1, 20), RCAR_GP_PIN(1, 21),
3599};
3600static const unsigned int scifb0_data_b_mux[] = {
3601 SCIFB0_RXD_B_MARK, SCIFB0_TXD_B_MARK,
3602};
3603static const unsigned int scifb0_clk_b_pins[] = {
3604 /* SCK */
3605 RCAR_GP_PIN(5, 31),
3606};
3607static const unsigned int scifb0_clk_b_mux[] = {
3608 SCIFB0_SCK_B_MARK,
3609};
3610static const unsigned int scifb0_ctrl_b_pins[] = {
3611 /* RTS, CTS */
3612 RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 23),
3613};
3614static const unsigned int scifb0_ctrl_b_mux[] = {
3615 SCIFB0_RTS_N_B_MARK, SCIFB0_CTS_N_B_MARK,
3616};
3617static const unsigned int scifb0_data_c_pins[] = {
3618 /* RXD, TXD */
3619 RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
3620};
3621static const unsigned int scifb0_data_c_mux[] = {
3622 SCIFB0_RXD_C_MARK, SCIFB0_TXD_C_MARK,
3623};
3624static const unsigned int scifb0_clk_c_pins[] = {
3625 /* SCK */
3626 RCAR_GP_PIN(2, 30),
3627};
3628static const unsigned int scifb0_clk_c_mux[] = {
3629 SCIFB0_SCK_C_MARK,
3630};
3631static const unsigned int scifb0_data_d_pins[] = {
3632 /* RXD, TXD */
3633 RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 18),
3634};
3635static const unsigned int scifb0_data_d_mux[] = {
3636 SCIFB0_RXD_D_MARK, SCIFB0_TXD_D_MARK,
3637};
3638static const unsigned int scifb0_clk_d_pins[] = {
3639 /* SCK */
3640 RCAR_GP_PIN(4, 17),
3641};
3642static const unsigned int scifb0_clk_d_mux[] = {
3643 SCIFB0_SCK_D_MARK,
3644};
3645/* - SCIFB1 ----------------------------------------------------------------- */
3646static const unsigned int scifb1_data_pins[] = {
3647 /* RXD, TXD */
3648 RCAR_GP_PIN(7, 5), RCAR_GP_PIN(7, 6),
3649};
3650static const unsigned int scifb1_data_mux[] = {
3651 SCIFB1_RXD_MARK, SCIFB1_TXD_MARK,
3652};
3653static const unsigned int scifb1_clk_pins[] = {
3654 /* SCK */
3655 RCAR_GP_PIN(7, 7),
3656};
3657static const unsigned int scifb1_clk_mux[] = {
3658 SCIFB1_SCK_MARK,
3659};
3660static const unsigned int scifb1_ctrl_pins[] = {
3661 /* RTS, CTS */
3662 RCAR_GP_PIN(7, 9), RCAR_GP_PIN(7, 8),
3663};
3664static const unsigned int scifb1_ctrl_mux[] = {
3665 SCIFB1_RTS_N_MARK, SCIFB1_CTS_N_MARK,
3666};
3667static const unsigned int scifb1_data_b_pins[] = {
3668 /* RXD, TXD */
3669 RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18),
3670};
3671static const unsigned int scifb1_data_b_mux[] = {
3672 SCIFB1_RXD_B_MARK, SCIFB1_TXD_B_MARK,
3673};
3674static const unsigned int scifb1_clk_b_pins[] = {
3675 /* SCK */
3676 RCAR_GP_PIN(1, 3),
3677};
3678static const unsigned int scifb1_clk_b_mux[] = {
3679 SCIFB1_SCK_B_MARK,
3680};
3681static const unsigned int scifb1_data_c_pins[] = {
3682 /* RXD, TXD */
3683 RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3),
3684};
3685static const unsigned int scifb1_data_c_mux[] = {
3686 SCIFB1_RXD_C_MARK, SCIFB1_TXD_C_MARK,
3687};
3688static const unsigned int scifb1_clk_c_pins[] = {
3689 /* SCK */
3690 RCAR_GP_PIN(7, 11),
3691};
3692static const unsigned int scifb1_clk_c_mux[] = {
3693 SCIFB1_SCK_C_MARK,
3694};
3695static const unsigned int scifb1_data_d_pins[] = {
3696 /* RXD, TXD */
3697 RCAR_GP_PIN(7, 10), RCAR_GP_PIN(7, 12),
3698};
3699static const unsigned int scifb1_data_d_mux[] = {
3700 SCIFB1_RXD_D_MARK, SCIFB1_TXD_D_MARK,
3701};
3702/* - SCIFB2 ----------------------------------------------------------------- */
3703static const unsigned int scifb2_data_pins[] = {
3704 /* RXD, TXD */
3705 RCAR_GP_PIN(4, 16), RCAR_GP_PIN(4, 17),
3706};
3707static const unsigned int scifb2_data_mux[] = {
3708 SCIFB2_RXD_MARK, SCIFB2_TXD_MARK,
3709};
3710static const unsigned int scifb2_clk_pins[] = {
3711 /* SCK */
3712 RCAR_GP_PIN(4, 15),
3713};
3714static const unsigned int scifb2_clk_mux[] = {
3715 SCIFB2_SCK_MARK,
3716};
3717static const unsigned int scifb2_ctrl_pins[] = {
3718 /* RTS, CTS */
3719 RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 13),
3720};
3721static const unsigned int scifb2_ctrl_mux[] = {
3722 SCIFB2_RTS_N_MARK, SCIFB2_CTS_N_MARK,
3723};
3724static const unsigned int scifb2_data_b_pins[] = {
3725 /* RXD, TXD */
3726 RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
3727};
3728static const unsigned int scifb2_data_b_mux[] = {
3729 SCIFB2_RXD_B_MARK, SCIFB2_TXD_B_MARK,
3730};
3731static const unsigned int scifb2_clk_b_pins[] = {
3732 /* SCK */
3733 RCAR_GP_PIN(5, 31),
3734};
3735static const unsigned int scifb2_clk_b_mux[] = {
3736 SCIFB2_SCK_B_MARK,
3737};
3738static const unsigned int scifb2_ctrl_b_pins[] = {
3739 /* RTS, CTS */
3740 RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 14),
3741};
3742static const unsigned int scifb2_ctrl_b_mux[] = {
3743 SCIFB2_RTS_N_B_MARK, SCIFB2_CTS_N_B_MARK,
3744};
3745static const unsigned int scifb2_data_c_pins[] = {
3746 /* RXD, TXD */
3747 RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
3748};
3749static const unsigned int scifb2_data_c_mux[] = {
3750 SCIFB2_RXD_C_MARK, SCIFB2_TXD_C_MARK,
3751};
3752static const unsigned int scifb2_clk_c_pins[] = {
3753 /* SCK */
3754 RCAR_GP_PIN(5, 27),
3755};
3756static const unsigned int scifb2_clk_c_mux[] = {
3757 SCIFB2_SCK_C_MARK,
3758};
3759static const unsigned int scifb2_data_d_pins[] = {
3760 /* RXD, TXD */
3761 RCAR_GP_PIN(5, 26), RCAR_GP_PIN(5, 25),
3762};
3763static const unsigned int scifb2_data_d_mux[] = {
3764 SCIFB2_RXD_D_MARK, SCIFB2_TXD_D_MARK,
3765};
3766
3767/* - SCIF Clock ------------------------------------------------------------- */
3768static const unsigned int scif_clk_pins[] = {
3769 /* SCIF_CLK */
3770 RCAR_GP_PIN(2, 29),
3771};
3772static const unsigned int scif_clk_mux[] = {
3773 SCIF_CLK_MARK,
3774};
3775static const unsigned int scif_clk_b_pins[] = {
3776 /* SCIF_CLK */
3777 RCAR_GP_PIN(7, 19),
3778};
3779static const unsigned int scif_clk_b_mux[] = {
3780 SCIF_CLK_B_MARK,
3781};
3782
3783/* - SDHI0 ------------------------------------------------------------------ */
3784static const unsigned int sdhi0_data1_pins[] = {
3785 /* D0 */
3786 RCAR_GP_PIN(6, 2),
3787};
3788static const unsigned int sdhi0_data1_mux[] = {
3789 SD0_DATA0_MARK,
3790};
3791static const unsigned int sdhi0_data4_pins[] = {
3792 /* D[0:3] */
3793 RCAR_GP_PIN(6, 2), RCAR_GP_PIN(6, 3),
3794 RCAR_GP_PIN(6, 4), RCAR_GP_PIN(6, 5),
3795};
3796static const unsigned int sdhi0_data4_mux[] = {
3797 SD0_DATA0_MARK, SD0_DATA1_MARK, SD0_DATA2_MARK, SD0_DATA3_MARK,
3798};
3799static const unsigned int sdhi0_ctrl_pins[] = {
3800 /* CLK, CMD */
3801 RCAR_GP_PIN(6, 0), RCAR_GP_PIN(6, 1),
3802};
3803static const unsigned int sdhi0_ctrl_mux[] = {
3804 SD0_CLK_MARK, SD0_CMD_MARK,
3805};
3806static const unsigned int sdhi0_cd_pins[] = {
3807 /* CD */
3808 RCAR_GP_PIN(6, 6),
3809};
3810static const unsigned int sdhi0_cd_mux[] = {
3811 SD0_CD_MARK,
3812};
3813static const unsigned int sdhi0_wp_pins[] = {
3814 /* WP */
3815 RCAR_GP_PIN(6, 7),
3816};
3817static const unsigned int sdhi0_wp_mux[] = {
3818 SD0_WP_MARK,
3819};
3820/* - SDHI1 ------------------------------------------------------------------ */
3821static const unsigned int sdhi1_data1_pins[] = {
3822 /* D0 */
3823 RCAR_GP_PIN(6, 10),
3824};
3825static const unsigned int sdhi1_data1_mux[] = {
3826 SD1_DATA0_MARK,
3827};
3828static const unsigned int sdhi1_data4_pins[] = {
3829 /* D[0:3] */
3830 RCAR_GP_PIN(6, 10), RCAR_GP_PIN(6, 11),
3831 RCAR_GP_PIN(6, 12), RCAR_GP_PIN(6, 13),
3832};
3833static const unsigned int sdhi1_data4_mux[] = {
3834 SD1_DATA0_MARK, SD1_DATA1_MARK, SD1_DATA2_MARK, SD1_DATA3_MARK,
3835};
3836static const unsigned int sdhi1_ctrl_pins[] = {
3837 /* CLK, CMD */
3838 RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
3839};
3840static const unsigned int sdhi1_ctrl_mux[] = {
3841 SD1_CLK_MARK, SD1_CMD_MARK,
3842};
3843static const unsigned int sdhi1_cd_pins[] = {
3844 /* CD */
3845 RCAR_GP_PIN(6, 14),
3846};
3847static const unsigned int sdhi1_cd_mux[] = {
3848 SD1_CD_MARK,
3849};
3850static const unsigned int sdhi1_wp_pins[] = {
3851 /* WP */
3852 RCAR_GP_PIN(6, 15),
3853};
3854static const unsigned int sdhi1_wp_mux[] = {
3855 SD1_WP_MARK,
3856};
3857/* - SDHI2 ------------------------------------------------------------------ */
3858static const unsigned int sdhi2_data1_pins[] = {
3859 /* D0 */
3860 RCAR_GP_PIN(6, 18),
3861};
3862static const unsigned int sdhi2_data1_mux[] = {
3863 SD2_DATA0_MARK,
3864};
3865static const unsigned int sdhi2_data4_pins[] = {
3866 /* D[0:3] */
3867 RCAR_GP_PIN(6, 18), RCAR_GP_PIN(6, 19),
3868 RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 21),
3869};
3870static const unsigned int sdhi2_data4_mux[] = {
3871 SD2_DATA0_MARK, SD2_DATA1_MARK, SD2_DATA2_MARK, SD2_DATA3_MARK,
3872};
3873static const unsigned int sdhi2_ctrl_pins[] = {
3874 /* CLK, CMD */
3875 RCAR_GP_PIN(6, 16), RCAR_GP_PIN(6, 17),
3876};
3877static const unsigned int sdhi2_ctrl_mux[] = {
3878 SD2_CLK_MARK, SD2_CMD_MARK,
3879};
3880static const unsigned int sdhi2_cd_pins[] = {
3881 /* CD */
3882 RCAR_GP_PIN(6, 22),
3883};
3884static const unsigned int sdhi2_cd_mux[] = {
3885 SD2_CD_MARK,
3886};
3887static const unsigned int sdhi2_wp_pins[] = {
3888 /* WP */
3889 RCAR_GP_PIN(6, 23),
3890};
3891static const unsigned int sdhi2_wp_mux[] = {
3892 SD2_WP_MARK,
3893};
3894
3895/* - SSI -------------------------------------------------------------------- */
3896static const unsigned int ssi0_data_pins[] = {
3897 /* SDATA */
3898 RCAR_GP_PIN(2, 2),
3899};
3900
3901static const unsigned int ssi0_data_mux[] = {
3902 SSI_SDATA0_MARK,
3903};
3904
3905static const unsigned int ssi0_data_b_pins[] = {
3906 /* SDATA */
3907 RCAR_GP_PIN(3, 4),
3908};
3909
3910static const unsigned int ssi0_data_b_mux[] = {
3911 SSI_SDATA0_B_MARK,
3912};
3913
3914static const unsigned int ssi0129_ctrl_pins[] = {
3915 /* SCK, WS */
3916 RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
3917};
3918
3919static const unsigned int ssi0129_ctrl_mux[] = {
3920 SSI_SCK0129_MARK, SSI_WS0129_MARK,
3921};
3922
3923static const unsigned int ssi0129_ctrl_b_pins[] = {
3924 /* SCK, WS */
3925 RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
3926};
3927
3928static const unsigned int ssi0129_ctrl_b_mux[] = {
3929 SSI_SCK0129_B_MARK, SSI_WS0129_B_MARK,
3930};
3931
3932static const unsigned int ssi1_data_pins[] = {
3933 /* SDATA */
3934 RCAR_GP_PIN(2, 5),
3935};
3936
3937static const unsigned int ssi1_data_mux[] = {
3938 SSI_SDATA1_MARK,
3939};
3940
3941static const unsigned int ssi1_data_b_pins[] = {
3942 /* SDATA */
3943 RCAR_GP_PIN(3, 7),
3944};
3945
3946static const unsigned int ssi1_data_b_mux[] = {
3947 SSI_SDATA1_B_MARK,
3948};
3949
3950static const unsigned int ssi1_ctrl_pins[] = {
3951 /* SCK, WS */
3952 RCAR_GP_PIN(2, 3), RCAR_GP_PIN(2, 4),
3953};
3954
3955static const unsigned int ssi1_ctrl_mux[] = {
3956 SSI_SCK1_MARK, SSI_WS1_MARK,
3957};
3958
3959static const unsigned int ssi1_ctrl_b_pins[] = {
3960 /* SCK, WS */
3961 RCAR_GP_PIN(3, 5), RCAR_GP_PIN(3, 6),
3962};
3963
3964static const unsigned int ssi1_ctrl_b_mux[] = {
3965 SSI_SCK1_B_MARK, SSI_WS1_B_MARK,
3966};
3967
3968static const unsigned int ssi2_data_pins[] = {
3969 /* SDATA */
3970 RCAR_GP_PIN(2, 8),
3971};
3972
3973static const unsigned int ssi2_data_mux[] = {
3974 SSI_SDATA2_MARK,
3975};
3976
3977static const unsigned int ssi2_ctrl_pins[] = {
3978 /* SCK, WS */
3979 RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
3980};
3981
3982static const unsigned int ssi2_ctrl_mux[] = {
3983 SSI_SCK2_MARK, SSI_WS2_MARK,
3984};
3985
3986static const unsigned int ssi3_data_pins[] = {
3987 /* SDATA */
3988 RCAR_GP_PIN(2, 11),
3989};
3990
3991static const unsigned int ssi3_data_mux[] = {
3992 SSI_SDATA3_MARK,
3993};
3994
3995static const unsigned int ssi34_ctrl_pins[] = {
3996 /* SCK, WS */
3997 RCAR_GP_PIN(2, 9), RCAR_GP_PIN(2, 10),
3998};
3999
4000static const unsigned int ssi34_ctrl_mux[] = {
4001 SSI_SCK34_MARK, SSI_WS34_MARK,
4002};
4003
4004static const unsigned int ssi4_data_pins[] = {
4005 /* SDATA */
4006 RCAR_GP_PIN(2, 14),
4007};
4008
4009static const unsigned int ssi4_data_mux[] = {
4010 SSI_SDATA4_MARK,
4011};
4012
4013static const unsigned int ssi4_ctrl_pins[] = {
4014 /* SCK, WS */
4015 RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 13),
4016};
4017
4018static const unsigned int ssi4_ctrl_mux[] = {
4019 SSI_SCK4_MARK, SSI_WS4_MARK,
4020};
4021
4022static const unsigned int ssi5_data_pins[] = {
4023 /* SDATA */
4024 RCAR_GP_PIN(2, 17),
4025};
4026
4027static const unsigned int ssi5_data_mux[] = {
4028 SSI_SDATA5_MARK,
4029};
4030
4031static const unsigned int ssi5_ctrl_pins[] = {
4032 /* SCK, WS */
4033 RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 16),
4034};
4035
4036static const unsigned int ssi5_ctrl_mux[] = {
4037 SSI_SCK5_MARK, SSI_WS5_MARK,
4038};
4039
4040static const unsigned int ssi6_data_pins[] = {
4041 /* SDATA */
4042 RCAR_GP_PIN(2, 20),
4043};
4044
4045static const unsigned int ssi6_data_mux[] = {
4046 SSI_SDATA6_MARK,
4047};
4048
4049static const unsigned int ssi6_ctrl_pins[] = {
4050 /* SCK, WS */
4051 RCAR_GP_PIN(2, 18), RCAR_GP_PIN(2, 19),
4052};
4053
4054static const unsigned int ssi6_ctrl_mux[] = {
4055 SSI_SCK6_MARK, SSI_WS6_MARK,
4056};
4057
4058static const unsigned int ssi7_data_pins[] = {
4059 /* SDATA */
4060 RCAR_GP_PIN(2, 23),
4061};
4062
4063static const unsigned int ssi7_data_mux[] = {
4064 SSI_SDATA7_MARK,
4065};
4066
4067static const unsigned int ssi7_data_b_pins[] = {
4068 /* SDATA */
4069 RCAR_GP_PIN(3, 12),
4070};
4071
4072static const unsigned int ssi7_data_b_mux[] = {
4073 SSI_SDATA7_B_MARK,
4074};
4075
4076static const unsigned int ssi78_ctrl_pins[] = {
4077 /* SCK, WS */
4078 RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 22),
4079};
4080
4081static const unsigned int ssi78_ctrl_mux[] = {
4082 SSI_SCK78_MARK, SSI_WS78_MARK,
4083};
4084
4085static const unsigned int ssi78_ctrl_b_pins[] = {
4086 /* SCK, WS */
4087 RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
4088};
4089
4090static const unsigned int ssi78_ctrl_b_mux[] = {
4091 SSI_SCK78_B_MARK, SSI_WS78_B_MARK,
4092};
4093
4094static const unsigned int ssi8_data_pins[] = {
4095 /* SDATA */
4096 RCAR_GP_PIN(2, 24),
4097};
4098
4099static const unsigned int ssi8_data_mux[] = {
4100 SSI_SDATA8_MARK,
4101};
4102
4103static const unsigned int ssi8_data_b_pins[] = {
4104 /* SDATA */
4105 RCAR_GP_PIN(3, 13),
4106};
4107
4108static const unsigned int ssi8_data_b_mux[] = {
4109 SSI_SDATA8_B_MARK,
4110};
4111
4112static const unsigned int ssi9_data_pins[] = {
4113 /* SDATA */
4114 RCAR_GP_PIN(2, 27),
4115};
4116
4117static const unsigned int ssi9_data_mux[] = {
4118 SSI_SDATA9_MARK,
4119};
4120
4121static const unsigned int ssi9_data_b_pins[] = {
4122 /* SDATA */
4123 RCAR_GP_PIN(3, 18),
4124};
4125
4126static const unsigned int ssi9_data_b_mux[] = {
4127 SSI_SDATA9_B_MARK,
4128};
4129
4130static const unsigned int ssi9_ctrl_pins[] = {
4131 /* SCK, WS */
4132 RCAR_GP_PIN(2, 25), RCAR_GP_PIN(2, 26),
4133};
4134
4135static const unsigned int ssi9_ctrl_mux[] = {
4136 SSI_SCK9_MARK, SSI_WS9_MARK,
4137};
4138
4139static const unsigned int ssi9_ctrl_b_pins[] = {
4140 /* SCK, WS */
4141 RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 15),
4142};
4143
4144static const unsigned int ssi9_ctrl_b_mux[] = {
4145 SSI_SCK9_B_MARK, SSI_WS9_B_MARK,
4146};
4147
Marek Vasut2e975d82018-06-10 16:05:18 +02004148/* - TPU -------------------------------------------------------------------- */
4149static const unsigned int tpu_to0_pins[] = {
4150 RCAR_GP_PIN(6, 14),
4151};
4152static const unsigned int tpu_to0_mux[] = {
4153 TPU_TO0_MARK,
4154};
4155static const unsigned int tpu_to1_pins[] = {
4156 RCAR_GP_PIN(1, 17),
4157};
4158static const unsigned int tpu_to1_mux[] = {
4159 TPU_TO1_MARK,
4160};
4161static const unsigned int tpu_to2_pins[] = {
4162 RCAR_GP_PIN(1, 18),
4163};
4164static const unsigned int tpu_to2_mux[] = {
4165 TPU_TO2_MARK,
4166};
4167static const unsigned int tpu_to3_pins[] = {
4168 RCAR_GP_PIN(1, 24),
4169};
4170static const unsigned int tpu_to3_mux[] = {
4171 TPU_TO3_MARK,
4172};
4173
Marek Vasut427c75d2018-01-17 17:14:45 +01004174/* - USB0 ------------------------------------------------------------------- */
4175static const unsigned int usb0_pins[] = {
4176 RCAR_GP_PIN(7, 23), /* PWEN */
4177 RCAR_GP_PIN(7, 24), /* OVC */
4178};
4179static const unsigned int usb0_mux[] = {
4180 USB0_PWEN_MARK,
4181 USB0_OVC_MARK,
4182};
4183/* - USB1 ------------------------------------------------------------------- */
4184static const unsigned int usb1_pins[] = {
4185 RCAR_GP_PIN(7, 25), /* PWEN */
4186 RCAR_GP_PIN(6, 30), /* OVC */
4187};
4188static const unsigned int usb1_mux[] = {
4189 USB1_PWEN_MARK,
4190 USB1_OVC_MARK,
4191};
4192/* - VIN0 ------------------------------------------------------------------- */
4193static const union vin_data vin0_data_pins = {
4194 .data24 = {
4195 /* B */
4196 RCAR_GP_PIN(4, 5), RCAR_GP_PIN(4, 6),
4197 RCAR_GP_PIN(4, 7), RCAR_GP_PIN(4, 8),
4198 RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 10),
4199 RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 12),
4200 /* G */
4201 RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 14),
4202 RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16),
4203 RCAR_GP_PIN(4, 17), RCAR_GP_PIN(4, 18),
4204 RCAR_GP_PIN(4, 19), RCAR_GP_PIN(4, 20),
4205 /* R */
4206 RCAR_GP_PIN(4, 21), RCAR_GP_PIN(4, 22),
4207 RCAR_GP_PIN(4, 23), RCAR_GP_PIN(4, 24),
4208 RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 26),
4209 RCAR_GP_PIN(4, 27), RCAR_GP_PIN(4, 28),
4210 },
4211};
4212static const union vin_data vin0_data_mux = {
4213 .data24 = {
4214 /* B */
4215 VI0_DATA0_VI0_B0_MARK, VI0_DATA1_VI0_B1_MARK,
4216 VI0_DATA2_VI0_B2_MARK, VI0_DATA3_VI0_B3_MARK,
4217 VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
4218 VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
4219 /* G */
4220 VI0_G0_MARK, VI0_G1_MARK,
4221 VI0_G2_MARK, VI0_G3_MARK,
4222 VI0_G4_MARK, VI0_G5_MARK,
4223 VI0_G6_MARK, VI0_G7_MARK,
4224 /* R */
4225 VI0_R0_MARK, VI0_R1_MARK,
4226 VI0_R2_MARK, VI0_R3_MARK,
4227 VI0_R4_MARK, VI0_R5_MARK,
4228 VI0_R6_MARK, VI0_R7_MARK,
4229 },
4230};
4231static const unsigned int vin0_data18_pins[] = {
4232 /* B */
4233 RCAR_GP_PIN(4, 7), RCAR_GP_PIN(4, 8),
4234 RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 10),
4235 RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 12),
4236 /* G */
4237 RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16),
4238 RCAR_GP_PIN(4, 17), RCAR_GP_PIN(4, 18),
4239 RCAR_GP_PIN(4, 19), RCAR_GP_PIN(4, 20),
4240 /* R */
4241 RCAR_GP_PIN(4, 23), RCAR_GP_PIN(4, 24),
4242 RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 26),
4243 RCAR_GP_PIN(4, 27), RCAR_GP_PIN(4, 28),
4244};
4245static const unsigned int vin0_data18_mux[] = {
4246 /* B */
4247 VI0_DATA2_VI0_B2_MARK, VI0_DATA3_VI0_B3_MARK,
4248 VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
4249 VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
4250 /* G */
4251 VI0_G2_MARK, VI0_G3_MARK,
4252 VI0_G4_MARK, VI0_G5_MARK,
4253 VI0_G6_MARK, VI0_G7_MARK,
4254 /* R */
4255 VI0_R2_MARK, VI0_R3_MARK,
4256 VI0_R4_MARK, VI0_R5_MARK,
4257 VI0_R6_MARK, VI0_R7_MARK,
4258};
4259static const unsigned int vin0_sync_pins[] = {
4260 RCAR_GP_PIN(4, 3), /* HSYNC */
4261 RCAR_GP_PIN(4, 4), /* VSYNC */
4262};
4263static const unsigned int vin0_sync_mux[] = {
4264 VI0_HSYNC_N_MARK,
4265 VI0_VSYNC_N_MARK,
4266};
4267static const unsigned int vin0_field_pins[] = {
4268 RCAR_GP_PIN(4, 2),
4269};
4270static const unsigned int vin0_field_mux[] = {
4271 VI0_FIELD_MARK,
4272};
4273static const unsigned int vin0_clkenb_pins[] = {
4274 RCAR_GP_PIN(4, 1),
4275};
4276static const unsigned int vin0_clkenb_mux[] = {
4277 VI0_CLKENB_MARK,
4278};
4279static const unsigned int vin0_clk_pins[] = {
4280 RCAR_GP_PIN(4, 0),
4281};
4282static const unsigned int vin0_clk_mux[] = {
4283 VI0_CLK_MARK,
4284};
4285/* - VIN1 ----------------------------------------------------------------- */
4286static const unsigned int vin1_data8_pins[] = {
4287 RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
4288 RCAR_GP_PIN(5, 7), RCAR_GP_PIN(5, 8),
4289 RCAR_GP_PIN(5, 9), RCAR_GP_PIN(5, 10),
4290 RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 12),
4291};
4292static const unsigned int vin1_data8_mux[] = {
4293 VI1_DATA0_MARK, VI1_DATA1_MARK,
4294 VI1_DATA2_MARK, VI1_DATA3_MARK,
4295 VI1_DATA4_MARK, VI1_DATA5_MARK,
4296 VI1_DATA6_MARK, VI1_DATA7_MARK,
4297};
4298static const unsigned int vin1_sync_pins[] = {
4299 RCAR_GP_PIN(5, 0), /* HSYNC */
4300 RCAR_GP_PIN(5, 1), /* VSYNC */
4301};
4302static const unsigned int vin1_sync_mux[] = {
4303 VI1_HSYNC_N_MARK,
4304 VI1_VSYNC_N_MARK,
4305};
4306static const unsigned int vin1_field_pins[] = {
4307 RCAR_GP_PIN(5, 3),
4308};
4309static const unsigned int vin1_field_mux[] = {
4310 VI1_FIELD_MARK,
4311};
4312static const unsigned int vin1_clkenb_pins[] = {
4313 RCAR_GP_PIN(5, 2),
4314};
4315static const unsigned int vin1_clkenb_mux[] = {
4316 VI1_CLKENB_MARK,
4317};
4318static const unsigned int vin1_clk_pins[] = {
4319 RCAR_GP_PIN(5, 4),
4320};
4321static const unsigned int vin1_clk_mux[] = {
4322 VI1_CLK_MARK,
4323};
Marek Vasuta6a743d2019-03-04 22:26:28 +01004324static const union vin_data vin1_data_b_pins = {
Marek Vasut427c75d2018-01-17 17:14:45 +01004325 .data24 = {
4326 /* B */
4327 RCAR_GP_PIN(3, 0), RCAR_GP_PIN(3, 1),
4328 RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
4329 RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
4330 RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
4331 /* G */
4332 RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25),
4333 RCAR_GP_PIN(6, 26), RCAR_GP_PIN(6, 27),
4334 RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
4335 RCAR_GP_PIN(7, 21), RCAR_GP_PIN(7, 22),
4336 /* R */
4337 RCAR_GP_PIN(7, 5), RCAR_GP_PIN(7, 6),
4338 RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 16),
4339 RCAR_GP_PIN(2, 17), RCAR_GP_PIN(2, 18),
4340 RCAR_GP_PIN(2, 19), RCAR_GP_PIN(2, 20),
4341 },
4342};
Marek Vasuta6a743d2019-03-04 22:26:28 +01004343static const union vin_data vin1_data_b_mux = {
Marek Vasut427c75d2018-01-17 17:14:45 +01004344 .data24 = {
4345 /* B */
4346 VI1_DATA0_B_MARK, VI1_DATA1_B_MARK,
4347 VI1_DATA2_B_MARK, VI1_DATA3_B_MARK,
4348 VI1_DATA4_B_MARK, VI1_DATA5_B_MARK,
4349 VI1_DATA6_B_MARK, VI1_DATA7_B_MARK,
4350 /* G */
4351 VI1_G0_B_MARK, VI1_G1_B_MARK,
4352 VI1_G2_B_MARK, VI1_G3_B_MARK,
4353 VI1_G4_B_MARK, VI1_G5_B_MARK,
4354 VI1_G6_B_MARK, VI1_G7_B_MARK,
4355 /* R */
4356 VI1_R0_B_MARK, VI1_R1_B_MARK,
4357 VI1_R2_B_MARK, VI1_R3_B_MARK,
4358 VI1_R4_B_MARK, VI1_R5_B_MARK,
4359 VI1_R6_B_MARK, VI1_R7_B_MARK,
4360 },
4361};
Marek Vasuta6a743d2019-03-04 22:26:28 +01004362static const unsigned int vin1_data18_b_pins[] = {
Marek Vasut427c75d2018-01-17 17:14:45 +01004363 /* B */
4364 RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
4365 RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
4366 RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
4367 /* G */
4368 RCAR_GP_PIN(6, 26), RCAR_GP_PIN(6, 27),
4369 RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
4370 RCAR_GP_PIN(7, 21), RCAR_GP_PIN(7, 22),
4371 /* R */
4372 RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 16),
4373 RCAR_GP_PIN(2, 17), RCAR_GP_PIN(2, 18),
4374 RCAR_GP_PIN(2, 19), RCAR_GP_PIN(2, 20),
4375};
Marek Vasuta6a743d2019-03-04 22:26:28 +01004376static const unsigned int vin1_data18_b_mux[] = {
Marek Vasut427c75d2018-01-17 17:14:45 +01004377 /* B */
Marek Vasut427c75d2018-01-17 17:14:45 +01004378 VI1_DATA2_B_MARK, VI1_DATA3_B_MARK,
4379 VI1_DATA4_B_MARK, VI1_DATA5_B_MARK,
4380 VI1_DATA6_B_MARK, VI1_DATA7_B_MARK,
4381 /* G */
Marek Vasut427c75d2018-01-17 17:14:45 +01004382 VI1_G2_B_MARK, VI1_G3_B_MARK,
4383 VI1_G4_B_MARK, VI1_G5_B_MARK,
4384 VI1_G6_B_MARK, VI1_G7_B_MARK,
4385 /* R */
Marek Vasut427c75d2018-01-17 17:14:45 +01004386 VI1_R2_B_MARK, VI1_R3_B_MARK,
4387 VI1_R4_B_MARK, VI1_R5_B_MARK,
4388 VI1_R6_B_MARK, VI1_R7_B_MARK,
4389};
Marek Vasuta6a743d2019-03-04 22:26:28 +01004390static const unsigned int vin1_sync_b_pins[] = {
Marek Vasut427c75d2018-01-17 17:14:45 +01004391 RCAR_GP_PIN(3, 17), /* HSYNC */
4392 RCAR_GP_PIN(3, 18), /* VSYNC */
4393};
Marek Vasuta6a743d2019-03-04 22:26:28 +01004394static const unsigned int vin1_sync_b_mux[] = {
Marek Vasut427c75d2018-01-17 17:14:45 +01004395 VI1_HSYNC_N_B_MARK,
4396 VI1_VSYNC_N_B_MARK,
4397};
Marek Vasuta6a743d2019-03-04 22:26:28 +01004398static const unsigned int vin1_field_b_pins[] = {
Marek Vasut427c75d2018-01-17 17:14:45 +01004399 RCAR_GP_PIN(3, 20),
4400};
Marek Vasuta6a743d2019-03-04 22:26:28 +01004401static const unsigned int vin1_field_b_mux[] = {
Marek Vasut427c75d2018-01-17 17:14:45 +01004402 VI1_FIELD_B_MARK,
4403};
Marek Vasuta6a743d2019-03-04 22:26:28 +01004404static const unsigned int vin1_clkenb_b_pins[] = {
Marek Vasut427c75d2018-01-17 17:14:45 +01004405 RCAR_GP_PIN(3, 19),
4406};
Marek Vasuta6a743d2019-03-04 22:26:28 +01004407static const unsigned int vin1_clkenb_b_mux[] = {
Marek Vasut427c75d2018-01-17 17:14:45 +01004408 VI1_CLKENB_B_MARK,
4409};
Marek Vasuta6a743d2019-03-04 22:26:28 +01004410static const unsigned int vin1_clk_b_pins[] = {
Marek Vasut427c75d2018-01-17 17:14:45 +01004411 RCAR_GP_PIN(3, 16),
4412};
Marek Vasuta6a743d2019-03-04 22:26:28 +01004413static const unsigned int vin1_clk_b_mux[] = {
Marek Vasut427c75d2018-01-17 17:14:45 +01004414 VI1_CLK_B_MARK,
4415};
4416/* - VIN2 ----------------------------------------------------------------- */
4417static const unsigned int vin2_data8_pins[] = {
4418 RCAR_GP_PIN(4, 20), RCAR_GP_PIN(4, 21),
4419 RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 23),
4420 RCAR_GP_PIN(4, 24), RCAR_GP_PIN(4, 25),
4421 RCAR_GP_PIN(4, 26), RCAR_GP_PIN(4, 27),
4422};
4423static const unsigned int vin2_data8_mux[] = {
4424 VI2_DATA0_MARK, VI2_DATA1_MARK,
4425 VI2_DATA2_MARK, VI2_DATA3_MARK,
4426 VI2_DATA4_MARK, VI2_DATA5_MARK,
4427 VI2_DATA6_MARK, VI2_DATA7_MARK,
4428};
4429static const unsigned int vin2_sync_pins[] = {
4430 RCAR_GP_PIN(4, 15), /* HSYNC */
4431 RCAR_GP_PIN(4, 16), /* VSYNC */
4432};
4433static const unsigned int vin2_sync_mux[] = {
4434 VI2_HSYNC_N_MARK,
4435 VI2_VSYNC_N_MARK,
4436};
4437static const unsigned int vin2_field_pins[] = {
4438 RCAR_GP_PIN(4, 18),
4439};
4440static const unsigned int vin2_field_mux[] = {
4441 VI2_FIELD_MARK,
4442};
4443static const unsigned int vin2_clkenb_pins[] = {
4444 RCAR_GP_PIN(4, 17),
4445};
4446static const unsigned int vin2_clkenb_mux[] = {
4447 VI2_CLKENB_MARK,
4448};
4449static const unsigned int vin2_clk_pins[] = {
4450 RCAR_GP_PIN(4, 19),
4451};
4452static const unsigned int vin2_clk_mux[] = {
4453 VI2_CLK_MARK,
4454};
4455
4456static const struct {
Marek Vasut2e975d82018-06-10 16:05:18 +02004457 struct sh_pfc_pin_group common[346];
Marek Vasuta6a743d2019-03-04 22:26:28 +01004458 struct sh_pfc_pin_group automotive[9];
Marek Vasut427c75d2018-01-17 17:14:45 +01004459} pinmux_groups = {
4460 .common = {
4461 SH_PFC_PIN_GROUP(audio_clk_a),
4462 SH_PFC_PIN_GROUP(audio_clk_b),
4463 SH_PFC_PIN_GROUP(audio_clk_b_b),
4464 SH_PFC_PIN_GROUP(audio_clk_c),
4465 SH_PFC_PIN_GROUP(audio_clkout),
4466 SH_PFC_PIN_GROUP(avb_link),
4467 SH_PFC_PIN_GROUP(avb_magic),
4468 SH_PFC_PIN_GROUP(avb_phy_int),
4469 SH_PFC_PIN_GROUP(avb_mdio),
4470 SH_PFC_PIN_GROUP(avb_mii),
4471 SH_PFC_PIN_GROUP(avb_gmii),
4472 SH_PFC_PIN_GROUP(can0_data),
4473 SH_PFC_PIN_GROUP(can0_data_b),
4474 SH_PFC_PIN_GROUP(can0_data_c),
4475 SH_PFC_PIN_GROUP(can0_data_d),
4476 SH_PFC_PIN_GROUP(can0_data_e),
4477 SH_PFC_PIN_GROUP(can0_data_f),
4478 SH_PFC_PIN_GROUP(can1_data),
4479 SH_PFC_PIN_GROUP(can1_data_b),
4480 SH_PFC_PIN_GROUP(can1_data_c),
4481 SH_PFC_PIN_GROUP(can1_data_d),
4482 SH_PFC_PIN_GROUP(can_clk),
4483 SH_PFC_PIN_GROUP(can_clk_b),
4484 SH_PFC_PIN_GROUP(can_clk_c),
4485 SH_PFC_PIN_GROUP(can_clk_d),
4486 SH_PFC_PIN_GROUP(du_rgb666),
4487 SH_PFC_PIN_GROUP(du_rgb888),
4488 SH_PFC_PIN_GROUP(du_clk_out_0),
4489 SH_PFC_PIN_GROUP(du_clk_out_1),
4490 SH_PFC_PIN_GROUP(du_sync),
4491 SH_PFC_PIN_GROUP(du_oddf),
4492 SH_PFC_PIN_GROUP(du_cde),
4493 SH_PFC_PIN_GROUP(du_disp),
4494 SH_PFC_PIN_GROUP(du0_clk_in),
4495 SH_PFC_PIN_GROUP(du1_clk_in),
4496 SH_PFC_PIN_GROUP(du1_clk_in_b),
4497 SH_PFC_PIN_GROUP(du1_clk_in_c),
4498 SH_PFC_PIN_GROUP(eth_link),
4499 SH_PFC_PIN_GROUP(eth_magic),
4500 SH_PFC_PIN_GROUP(eth_mdio),
4501 SH_PFC_PIN_GROUP(eth_rmii),
4502 SH_PFC_PIN_GROUP(hscif0_data),
4503 SH_PFC_PIN_GROUP(hscif0_clk),
4504 SH_PFC_PIN_GROUP(hscif0_ctrl),
4505 SH_PFC_PIN_GROUP(hscif0_data_b),
4506 SH_PFC_PIN_GROUP(hscif0_ctrl_b),
4507 SH_PFC_PIN_GROUP(hscif0_data_c),
4508 SH_PFC_PIN_GROUP(hscif0_clk_c),
4509 SH_PFC_PIN_GROUP(hscif1_data),
4510 SH_PFC_PIN_GROUP(hscif1_clk),
4511 SH_PFC_PIN_GROUP(hscif1_ctrl),
4512 SH_PFC_PIN_GROUP(hscif1_data_b),
4513 SH_PFC_PIN_GROUP(hscif1_data_c),
4514 SH_PFC_PIN_GROUP(hscif1_clk_c),
4515 SH_PFC_PIN_GROUP(hscif1_ctrl_c),
4516 SH_PFC_PIN_GROUP(hscif1_data_d),
4517 SH_PFC_PIN_GROUP(hscif1_data_e),
4518 SH_PFC_PIN_GROUP(hscif1_clk_e),
4519 SH_PFC_PIN_GROUP(hscif1_ctrl_e),
4520 SH_PFC_PIN_GROUP(hscif2_data),
4521 SH_PFC_PIN_GROUP(hscif2_clk),
4522 SH_PFC_PIN_GROUP(hscif2_ctrl),
4523 SH_PFC_PIN_GROUP(hscif2_data_b),
4524 SH_PFC_PIN_GROUP(hscif2_ctrl_b),
4525 SH_PFC_PIN_GROUP(hscif2_data_c),
4526 SH_PFC_PIN_GROUP(hscif2_clk_c),
4527 SH_PFC_PIN_GROUP(hscif2_data_d),
4528 SH_PFC_PIN_GROUP(i2c0),
4529 SH_PFC_PIN_GROUP(i2c0_b),
4530 SH_PFC_PIN_GROUP(i2c0_c),
4531 SH_PFC_PIN_GROUP(i2c1),
4532 SH_PFC_PIN_GROUP(i2c1_b),
4533 SH_PFC_PIN_GROUP(i2c1_c),
4534 SH_PFC_PIN_GROUP(i2c1_d),
4535 SH_PFC_PIN_GROUP(i2c1_e),
4536 SH_PFC_PIN_GROUP(i2c2),
4537 SH_PFC_PIN_GROUP(i2c2_b),
4538 SH_PFC_PIN_GROUP(i2c2_c),
4539 SH_PFC_PIN_GROUP(i2c2_d),
4540 SH_PFC_PIN_GROUP(i2c3),
4541 SH_PFC_PIN_GROUP(i2c3_b),
4542 SH_PFC_PIN_GROUP(i2c3_c),
4543 SH_PFC_PIN_GROUP(i2c3_d),
4544 SH_PFC_PIN_GROUP(i2c4),
4545 SH_PFC_PIN_GROUP(i2c4_b),
4546 SH_PFC_PIN_GROUP(i2c4_c),
4547 SH_PFC_PIN_GROUP(i2c7),
4548 SH_PFC_PIN_GROUP(i2c7_b),
4549 SH_PFC_PIN_GROUP(i2c7_c),
4550 SH_PFC_PIN_GROUP(i2c8),
4551 SH_PFC_PIN_GROUP(i2c8_b),
4552 SH_PFC_PIN_GROUP(i2c8_c),
4553 SH_PFC_PIN_GROUP(intc_irq0),
4554 SH_PFC_PIN_GROUP(intc_irq1),
4555 SH_PFC_PIN_GROUP(intc_irq2),
4556 SH_PFC_PIN_GROUP(intc_irq3),
4557 SH_PFC_PIN_GROUP(mmc_data1),
4558 SH_PFC_PIN_GROUP(mmc_data4),
4559 SH_PFC_PIN_GROUP(mmc_data8),
4560 SH_PFC_PIN_GROUP(mmc_data8_b),
4561 SH_PFC_PIN_GROUP(mmc_ctrl),
4562 SH_PFC_PIN_GROUP(msiof0_clk),
4563 SH_PFC_PIN_GROUP(msiof0_sync),
4564 SH_PFC_PIN_GROUP(msiof0_ss1),
4565 SH_PFC_PIN_GROUP(msiof0_ss2),
4566 SH_PFC_PIN_GROUP(msiof0_rx),
4567 SH_PFC_PIN_GROUP(msiof0_tx),
4568 SH_PFC_PIN_GROUP(msiof0_clk_b),
4569 SH_PFC_PIN_GROUP(msiof0_sync_b),
4570 SH_PFC_PIN_GROUP(msiof0_ss1_b),
4571 SH_PFC_PIN_GROUP(msiof0_ss2_b),
4572 SH_PFC_PIN_GROUP(msiof0_rx_b),
4573 SH_PFC_PIN_GROUP(msiof0_tx_b),
4574 SH_PFC_PIN_GROUP(msiof0_clk_c),
4575 SH_PFC_PIN_GROUP(msiof0_sync_c),
4576 SH_PFC_PIN_GROUP(msiof0_ss1_c),
4577 SH_PFC_PIN_GROUP(msiof0_ss2_c),
4578 SH_PFC_PIN_GROUP(msiof0_rx_c),
4579 SH_PFC_PIN_GROUP(msiof0_tx_c),
4580 SH_PFC_PIN_GROUP(msiof1_clk),
4581 SH_PFC_PIN_GROUP(msiof1_sync),
4582 SH_PFC_PIN_GROUP(msiof1_ss1),
4583 SH_PFC_PIN_GROUP(msiof1_ss2),
4584 SH_PFC_PIN_GROUP(msiof1_rx),
4585 SH_PFC_PIN_GROUP(msiof1_tx),
4586 SH_PFC_PIN_GROUP(msiof1_clk_b),
4587 SH_PFC_PIN_GROUP(msiof1_sync_b),
4588 SH_PFC_PIN_GROUP(msiof1_ss1_b),
4589 SH_PFC_PIN_GROUP(msiof1_ss2_b),
4590 SH_PFC_PIN_GROUP(msiof1_rx_b),
4591 SH_PFC_PIN_GROUP(msiof1_tx_b),
4592 SH_PFC_PIN_GROUP(msiof1_clk_c),
4593 SH_PFC_PIN_GROUP(msiof1_sync_c),
4594 SH_PFC_PIN_GROUP(msiof1_rx_c),
4595 SH_PFC_PIN_GROUP(msiof1_tx_c),
4596 SH_PFC_PIN_GROUP(msiof1_clk_d),
4597 SH_PFC_PIN_GROUP(msiof1_sync_d),
4598 SH_PFC_PIN_GROUP(msiof1_ss1_d),
4599 SH_PFC_PIN_GROUP(msiof1_rx_d),
4600 SH_PFC_PIN_GROUP(msiof1_tx_d),
4601 SH_PFC_PIN_GROUP(msiof1_clk_e),
4602 SH_PFC_PIN_GROUP(msiof1_sync_e),
4603 SH_PFC_PIN_GROUP(msiof1_rx_e),
4604 SH_PFC_PIN_GROUP(msiof1_tx_e),
4605 SH_PFC_PIN_GROUP(msiof2_clk),
4606 SH_PFC_PIN_GROUP(msiof2_sync),
4607 SH_PFC_PIN_GROUP(msiof2_ss1),
4608 SH_PFC_PIN_GROUP(msiof2_ss2),
4609 SH_PFC_PIN_GROUP(msiof2_rx),
4610 SH_PFC_PIN_GROUP(msiof2_tx),
4611 SH_PFC_PIN_GROUP(msiof2_clk_b),
4612 SH_PFC_PIN_GROUP(msiof2_sync_b),
4613 SH_PFC_PIN_GROUP(msiof2_ss1_b),
4614 SH_PFC_PIN_GROUP(msiof2_ss2_b),
4615 SH_PFC_PIN_GROUP(msiof2_rx_b),
4616 SH_PFC_PIN_GROUP(msiof2_tx_b),
4617 SH_PFC_PIN_GROUP(msiof2_clk_c),
4618 SH_PFC_PIN_GROUP(msiof2_sync_c),
4619 SH_PFC_PIN_GROUP(msiof2_rx_c),
4620 SH_PFC_PIN_GROUP(msiof2_tx_c),
4621 SH_PFC_PIN_GROUP(msiof2_clk_d),
4622 SH_PFC_PIN_GROUP(msiof2_sync_d),
4623 SH_PFC_PIN_GROUP(msiof2_ss1_d),
4624 SH_PFC_PIN_GROUP(msiof2_ss2_d),
4625 SH_PFC_PIN_GROUP(msiof2_rx_d),
4626 SH_PFC_PIN_GROUP(msiof2_tx_d),
4627 SH_PFC_PIN_GROUP(msiof2_clk_e),
4628 SH_PFC_PIN_GROUP(msiof2_sync_e),
4629 SH_PFC_PIN_GROUP(msiof2_rx_e),
4630 SH_PFC_PIN_GROUP(msiof2_tx_e),
4631 SH_PFC_PIN_GROUP(pwm0),
4632 SH_PFC_PIN_GROUP(pwm0_b),
4633 SH_PFC_PIN_GROUP(pwm1),
4634 SH_PFC_PIN_GROUP(pwm1_b),
4635 SH_PFC_PIN_GROUP(pwm2),
4636 SH_PFC_PIN_GROUP(pwm2_b),
4637 SH_PFC_PIN_GROUP(pwm3),
4638 SH_PFC_PIN_GROUP(pwm4),
4639 SH_PFC_PIN_GROUP(pwm4_b),
4640 SH_PFC_PIN_GROUP(pwm5),
4641 SH_PFC_PIN_GROUP(pwm5_b),
4642 SH_PFC_PIN_GROUP(pwm6),
4643 SH_PFC_PIN_GROUP(qspi_ctrl),
4644 SH_PFC_PIN_GROUP(qspi_data2),
4645 SH_PFC_PIN_GROUP(qspi_data4),
4646 SH_PFC_PIN_GROUP(qspi_ctrl_b),
4647 SH_PFC_PIN_GROUP(qspi_data2_b),
4648 SH_PFC_PIN_GROUP(qspi_data4_b),
4649 SH_PFC_PIN_GROUP(scif0_data),
4650 SH_PFC_PIN_GROUP(scif0_data_b),
4651 SH_PFC_PIN_GROUP(scif0_data_c),
4652 SH_PFC_PIN_GROUP(scif0_data_d),
4653 SH_PFC_PIN_GROUP(scif0_data_e),
4654 SH_PFC_PIN_GROUP(scif1_data),
4655 SH_PFC_PIN_GROUP(scif1_data_b),
4656 SH_PFC_PIN_GROUP(scif1_clk_b),
4657 SH_PFC_PIN_GROUP(scif1_data_c),
4658 SH_PFC_PIN_GROUP(scif1_data_d),
4659 SH_PFC_PIN_GROUP(scif2_data),
4660 SH_PFC_PIN_GROUP(scif2_data_b),
4661 SH_PFC_PIN_GROUP(scif2_clk_b),
4662 SH_PFC_PIN_GROUP(scif2_data_c),
4663 SH_PFC_PIN_GROUP(scif2_data_e),
4664 SH_PFC_PIN_GROUP(scif3_data),
4665 SH_PFC_PIN_GROUP(scif3_clk),
4666 SH_PFC_PIN_GROUP(scif3_data_b),
4667 SH_PFC_PIN_GROUP(scif3_clk_b),
4668 SH_PFC_PIN_GROUP(scif3_data_c),
4669 SH_PFC_PIN_GROUP(scif3_data_d),
4670 SH_PFC_PIN_GROUP(scif4_data),
4671 SH_PFC_PIN_GROUP(scif4_data_b),
4672 SH_PFC_PIN_GROUP(scif4_data_c),
4673 SH_PFC_PIN_GROUP(scif5_data),
4674 SH_PFC_PIN_GROUP(scif5_data_b),
4675 SH_PFC_PIN_GROUP(scifa0_data),
4676 SH_PFC_PIN_GROUP(scifa0_data_b),
4677 SH_PFC_PIN_GROUP(scifa1_data),
4678 SH_PFC_PIN_GROUP(scifa1_clk),
4679 SH_PFC_PIN_GROUP(scifa1_data_b),
4680 SH_PFC_PIN_GROUP(scifa1_clk_b),
4681 SH_PFC_PIN_GROUP(scifa1_data_c),
4682 SH_PFC_PIN_GROUP(scifa2_data),
4683 SH_PFC_PIN_GROUP(scifa2_clk),
4684 SH_PFC_PIN_GROUP(scifa2_data_b),
4685 SH_PFC_PIN_GROUP(scifa3_data),
4686 SH_PFC_PIN_GROUP(scifa3_clk),
4687 SH_PFC_PIN_GROUP(scifa3_data_b),
4688 SH_PFC_PIN_GROUP(scifa3_clk_b),
4689 SH_PFC_PIN_GROUP(scifa3_data_c),
4690 SH_PFC_PIN_GROUP(scifa3_clk_c),
4691 SH_PFC_PIN_GROUP(scifa4_data),
4692 SH_PFC_PIN_GROUP(scifa4_data_b),
4693 SH_PFC_PIN_GROUP(scifa4_data_c),
4694 SH_PFC_PIN_GROUP(scifa5_data),
4695 SH_PFC_PIN_GROUP(scifa5_data_b),
4696 SH_PFC_PIN_GROUP(scifa5_data_c),
4697 SH_PFC_PIN_GROUP(scifb0_data),
4698 SH_PFC_PIN_GROUP(scifb0_clk),
4699 SH_PFC_PIN_GROUP(scifb0_ctrl),
4700 SH_PFC_PIN_GROUP(scifb0_data_b),
4701 SH_PFC_PIN_GROUP(scifb0_clk_b),
4702 SH_PFC_PIN_GROUP(scifb0_ctrl_b),
4703 SH_PFC_PIN_GROUP(scifb0_data_c),
4704 SH_PFC_PIN_GROUP(scifb0_clk_c),
4705 SH_PFC_PIN_GROUP(scifb0_data_d),
4706 SH_PFC_PIN_GROUP(scifb0_clk_d),
4707 SH_PFC_PIN_GROUP(scifb1_data),
4708 SH_PFC_PIN_GROUP(scifb1_clk),
4709 SH_PFC_PIN_GROUP(scifb1_ctrl),
4710 SH_PFC_PIN_GROUP(scifb1_data_b),
4711 SH_PFC_PIN_GROUP(scifb1_clk_b),
4712 SH_PFC_PIN_GROUP(scifb1_data_c),
4713 SH_PFC_PIN_GROUP(scifb1_clk_c),
4714 SH_PFC_PIN_GROUP(scifb1_data_d),
4715 SH_PFC_PIN_GROUP(scifb2_data),
4716 SH_PFC_PIN_GROUP(scifb2_clk),
4717 SH_PFC_PIN_GROUP(scifb2_ctrl),
4718 SH_PFC_PIN_GROUP(scifb2_data_b),
4719 SH_PFC_PIN_GROUP(scifb2_clk_b),
4720 SH_PFC_PIN_GROUP(scifb2_ctrl_b),
4721 SH_PFC_PIN_GROUP(scifb2_data_c),
4722 SH_PFC_PIN_GROUP(scifb2_clk_c),
4723 SH_PFC_PIN_GROUP(scifb2_data_d),
4724 SH_PFC_PIN_GROUP(scif_clk),
4725 SH_PFC_PIN_GROUP(scif_clk_b),
4726 SH_PFC_PIN_GROUP(sdhi0_data1),
4727 SH_PFC_PIN_GROUP(sdhi0_data4),
4728 SH_PFC_PIN_GROUP(sdhi0_ctrl),
4729 SH_PFC_PIN_GROUP(sdhi0_cd),
4730 SH_PFC_PIN_GROUP(sdhi0_wp),
4731 SH_PFC_PIN_GROUP(sdhi1_data1),
4732 SH_PFC_PIN_GROUP(sdhi1_data4),
4733 SH_PFC_PIN_GROUP(sdhi1_ctrl),
4734 SH_PFC_PIN_GROUP(sdhi1_cd),
4735 SH_PFC_PIN_GROUP(sdhi1_wp),
4736 SH_PFC_PIN_GROUP(sdhi2_data1),
4737 SH_PFC_PIN_GROUP(sdhi2_data4),
4738 SH_PFC_PIN_GROUP(sdhi2_ctrl),
4739 SH_PFC_PIN_GROUP(sdhi2_cd),
4740 SH_PFC_PIN_GROUP(sdhi2_wp),
4741 SH_PFC_PIN_GROUP(ssi0_data),
4742 SH_PFC_PIN_GROUP(ssi0_data_b),
4743 SH_PFC_PIN_GROUP(ssi0129_ctrl),
4744 SH_PFC_PIN_GROUP(ssi0129_ctrl_b),
4745 SH_PFC_PIN_GROUP(ssi1_data),
4746 SH_PFC_PIN_GROUP(ssi1_data_b),
4747 SH_PFC_PIN_GROUP(ssi1_ctrl),
4748 SH_PFC_PIN_GROUP(ssi1_ctrl_b),
4749 SH_PFC_PIN_GROUP(ssi2_data),
4750 SH_PFC_PIN_GROUP(ssi2_ctrl),
4751 SH_PFC_PIN_GROUP(ssi3_data),
4752 SH_PFC_PIN_GROUP(ssi34_ctrl),
4753 SH_PFC_PIN_GROUP(ssi4_data),
4754 SH_PFC_PIN_GROUP(ssi4_ctrl),
4755 SH_PFC_PIN_GROUP(ssi5_data),
4756 SH_PFC_PIN_GROUP(ssi5_ctrl),
4757 SH_PFC_PIN_GROUP(ssi6_data),
4758 SH_PFC_PIN_GROUP(ssi6_ctrl),
4759 SH_PFC_PIN_GROUP(ssi7_data),
4760 SH_PFC_PIN_GROUP(ssi7_data_b),
4761 SH_PFC_PIN_GROUP(ssi78_ctrl),
4762 SH_PFC_PIN_GROUP(ssi78_ctrl_b),
4763 SH_PFC_PIN_GROUP(ssi8_data),
4764 SH_PFC_PIN_GROUP(ssi8_data_b),
4765 SH_PFC_PIN_GROUP(ssi9_data),
4766 SH_PFC_PIN_GROUP(ssi9_data_b),
4767 SH_PFC_PIN_GROUP(ssi9_ctrl),
4768 SH_PFC_PIN_GROUP(ssi9_ctrl_b),
Marek Vasut2e975d82018-06-10 16:05:18 +02004769 SH_PFC_PIN_GROUP(tpu_to0),
4770 SH_PFC_PIN_GROUP(tpu_to1),
4771 SH_PFC_PIN_GROUP(tpu_to2),
4772 SH_PFC_PIN_GROUP(tpu_to3),
Marek Vasut427c75d2018-01-17 17:14:45 +01004773 SH_PFC_PIN_GROUP(usb0),
4774 SH_PFC_PIN_GROUP(usb1),
4775 VIN_DATA_PIN_GROUP(vin0_data, 24),
4776 VIN_DATA_PIN_GROUP(vin0_data, 20),
4777 SH_PFC_PIN_GROUP(vin0_data18),
4778 VIN_DATA_PIN_GROUP(vin0_data, 16),
4779 VIN_DATA_PIN_GROUP(vin0_data, 12),
4780 VIN_DATA_PIN_GROUP(vin0_data, 10),
4781 VIN_DATA_PIN_GROUP(vin0_data, 8),
4782 SH_PFC_PIN_GROUP(vin0_sync),
4783 SH_PFC_PIN_GROUP(vin0_field),
4784 SH_PFC_PIN_GROUP(vin0_clkenb),
4785 SH_PFC_PIN_GROUP(vin0_clk),
4786 SH_PFC_PIN_GROUP(vin1_data8),
4787 SH_PFC_PIN_GROUP(vin1_sync),
4788 SH_PFC_PIN_GROUP(vin1_field),
4789 SH_PFC_PIN_GROUP(vin1_clkenb),
4790 SH_PFC_PIN_GROUP(vin1_clk),
Marek Vasuta6a743d2019-03-04 22:26:28 +01004791 VIN_DATA_PIN_GROUP(vin1_data, 24, _b),
4792 VIN_DATA_PIN_GROUP(vin1_data, 20, _b),
4793 SH_PFC_PIN_GROUP(vin1_data18_b),
4794 VIN_DATA_PIN_GROUP(vin1_data, 16, _b),
4795 VIN_DATA_PIN_GROUP(vin1_data, 12, _b),
4796 VIN_DATA_PIN_GROUP(vin1_data, 10, _b),
4797 VIN_DATA_PIN_GROUP(vin1_data, 8, _b),
4798 SH_PFC_PIN_GROUP(vin1_sync_b),
4799 SH_PFC_PIN_GROUP(vin1_field_b),
4800 SH_PFC_PIN_GROUP(vin1_clkenb_b),
4801 SH_PFC_PIN_GROUP(vin1_clk_b),
Marek Vasut427c75d2018-01-17 17:14:45 +01004802 SH_PFC_PIN_GROUP(vin2_data8),
4803 SH_PFC_PIN_GROUP(vin2_sync),
4804 SH_PFC_PIN_GROUP(vin2_field),
4805 SH_PFC_PIN_GROUP(vin2_clkenb),
4806 SH_PFC_PIN_GROUP(vin2_clk),
4807 },
Marek Vasuta6a743d2019-03-04 22:26:28 +01004808 .automotive = {
Marek Vasut427c75d2018-01-17 17:14:45 +01004809 SH_PFC_PIN_GROUP(adi_common),
4810 SH_PFC_PIN_GROUP(adi_chsel0),
4811 SH_PFC_PIN_GROUP(adi_chsel1),
4812 SH_PFC_PIN_GROUP(adi_chsel2),
4813 SH_PFC_PIN_GROUP(adi_common_b),
4814 SH_PFC_PIN_GROUP(adi_chsel0_b),
4815 SH_PFC_PIN_GROUP(adi_chsel1_b),
4816 SH_PFC_PIN_GROUP(adi_chsel2_b),
4817 SH_PFC_PIN_GROUP(mlb_3pin),
4818 }
4819};
4820
4821static const char * const adi_groups[] = {
4822 "adi_common",
4823 "adi_chsel0",
4824 "adi_chsel1",
4825 "adi_chsel2",
4826 "adi_common_b",
4827 "adi_chsel0_b",
4828 "adi_chsel1_b",
4829 "adi_chsel2_b",
4830};
4831
4832static const char * const audio_clk_groups[] = {
4833 "audio_clk_a",
4834 "audio_clk_b",
4835 "audio_clk_b_b",
4836 "audio_clk_c",
4837 "audio_clkout",
4838};
4839
4840static const char * const avb_groups[] = {
4841 "avb_link",
4842 "avb_magic",
4843 "avb_phy_int",
4844 "avb_mdio",
4845 "avb_mii",
4846 "avb_gmii",
4847};
4848
4849static const char * const can0_groups[] = {
4850 "can0_data",
4851 "can0_data_b",
4852 "can0_data_c",
4853 "can0_data_d",
4854 "can0_data_e",
4855 "can0_data_f",
Marek Vasut2e975d82018-06-10 16:05:18 +02004856 /*
4857 * Retained for backwards compatibility, use can_clk_groups in new
4858 * designs.
4859 */
Marek Vasut427c75d2018-01-17 17:14:45 +01004860 "can_clk",
4861 "can_clk_b",
4862 "can_clk_c",
4863 "can_clk_d",
4864};
4865
4866static const char * const can1_groups[] = {
4867 "can1_data",
4868 "can1_data_b",
4869 "can1_data_c",
4870 "can1_data_d",
Marek Vasut2e975d82018-06-10 16:05:18 +02004871 /*
4872 * Retained for backwards compatibility, use can_clk_groups in new
4873 * designs.
4874 */
4875 "can_clk",
4876 "can_clk_b",
4877 "can_clk_c",
4878 "can_clk_d",
4879};
4880
4881/*
4882 * can_clk_groups allows for independent configuration, use can_clk function
4883 * in new designs.
4884 */
4885static const char * const can_clk_groups[] = {
Marek Vasut427c75d2018-01-17 17:14:45 +01004886 "can_clk",
4887 "can_clk_b",
4888 "can_clk_c",
4889 "can_clk_d",
4890};
4891
4892static const char * const du_groups[] = {
4893 "du_rgb666",
4894 "du_rgb888",
4895 "du_clk_out_0",
4896 "du_clk_out_1",
4897 "du_sync",
4898 "du_oddf",
4899 "du_cde",
4900 "du_disp",
4901};
4902
4903static const char * const du0_groups[] = {
4904 "du0_clk_in",
4905};
4906
4907static const char * const du1_groups[] = {
4908 "du1_clk_in",
4909 "du1_clk_in_b",
4910 "du1_clk_in_c",
4911};
4912
4913static const char * const eth_groups[] = {
4914 "eth_link",
4915 "eth_magic",
4916 "eth_mdio",
4917 "eth_rmii",
4918};
4919
4920static const char * const hscif0_groups[] = {
4921 "hscif0_data",
4922 "hscif0_clk",
4923 "hscif0_ctrl",
4924 "hscif0_data_b",
4925 "hscif0_ctrl_b",
4926 "hscif0_data_c",
4927 "hscif0_clk_c",
4928};
4929
4930static const char * const hscif1_groups[] = {
4931 "hscif1_data",
4932 "hscif1_clk",
4933 "hscif1_ctrl",
4934 "hscif1_data_b",
4935 "hscif1_data_c",
4936 "hscif1_clk_c",
4937 "hscif1_ctrl_c",
4938 "hscif1_data_d",
4939 "hscif1_data_e",
4940 "hscif1_clk_e",
4941 "hscif1_ctrl_e",
4942};
4943
4944static const char * const hscif2_groups[] = {
4945 "hscif2_data",
4946 "hscif2_clk",
4947 "hscif2_ctrl",
4948 "hscif2_data_b",
4949 "hscif2_ctrl_b",
4950 "hscif2_data_c",
4951 "hscif2_clk_c",
4952 "hscif2_data_d",
4953};
4954
4955static const char * const i2c0_groups[] = {
4956 "i2c0",
4957 "i2c0_b",
4958 "i2c0_c",
4959};
4960
4961static const char * const i2c1_groups[] = {
4962 "i2c1",
4963 "i2c1_b",
4964 "i2c1_c",
4965 "i2c1_d",
4966 "i2c1_e",
4967};
4968
4969static const char * const i2c2_groups[] = {
4970 "i2c2",
4971 "i2c2_b",
4972 "i2c2_c",
4973 "i2c2_d",
4974};
4975
4976static const char * const i2c3_groups[] = {
4977 "i2c3",
4978 "i2c3_b",
4979 "i2c3_c",
4980 "i2c3_d",
4981};
4982
4983static const char * const i2c4_groups[] = {
4984 "i2c4",
4985 "i2c4_b",
4986 "i2c4_c",
4987};
4988
4989static const char * const i2c7_groups[] = {
4990 "i2c7",
4991 "i2c7_b",
4992 "i2c7_c",
4993};
4994
4995static const char * const i2c8_groups[] = {
4996 "i2c8",
4997 "i2c8_b",
4998 "i2c8_c",
4999};
5000
5001static const char * const intc_groups[] = {
5002 "intc_irq0",
5003 "intc_irq1",
5004 "intc_irq2",
5005 "intc_irq3",
5006};
5007
5008static const char * const mlb_groups[] = {
5009 "mlb_3pin",
5010};
5011
5012static const char * const mmc_groups[] = {
5013 "mmc_data1",
5014 "mmc_data4",
5015 "mmc_data8",
5016 "mmc_data8_b",
5017 "mmc_ctrl",
5018};
5019
5020static const char * const msiof0_groups[] = {
5021 "msiof0_clk",
5022 "msiof0_sync",
5023 "msiof0_ss1",
5024 "msiof0_ss2",
5025 "msiof0_rx",
5026 "msiof0_tx",
5027 "msiof0_clk_b",
5028 "msiof0_sync_b",
5029 "msiof0_ss1_b",
5030 "msiof0_ss2_b",
5031 "msiof0_rx_b",
5032 "msiof0_tx_b",
5033 "msiof0_clk_c",
5034 "msiof0_sync_c",
5035 "msiof0_ss1_c",
5036 "msiof0_ss2_c",
5037 "msiof0_rx_c",
5038 "msiof0_tx_c",
5039};
5040
5041static const char * const msiof1_groups[] = {
5042 "msiof1_clk",
5043 "msiof1_sync",
5044 "msiof1_ss1",
5045 "msiof1_ss2",
5046 "msiof1_rx",
5047 "msiof1_tx",
5048 "msiof1_clk_b",
5049 "msiof1_sync_b",
5050 "msiof1_ss1_b",
5051 "msiof1_ss2_b",
5052 "msiof1_rx_b",
5053 "msiof1_tx_b",
5054 "msiof1_clk_c",
5055 "msiof1_sync_c",
5056 "msiof1_rx_c",
5057 "msiof1_tx_c",
5058 "msiof1_clk_d",
5059 "msiof1_sync_d",
5060 "msiof1_ss1_d",
5061 "msiof1_rx_d",
5062 "msiof1_tx_d",
5063 "msiof1_clk_e",
5064 "msiof1_sync_e",
5065 "msiof1_rx_e",
5066 "msiof1_tx_e",
5067};
5068
5069static const char * const msiof2_groups[] = {
5070 "msiof2_clk",
5071 "msiof2_sync",
5072 "msiof2_ss1",
5073 "msiof2_ss2",
5074 "msiof2_rx",
5075 "msiof2_tx",
5076 "msiof2_clk_b",
5077 "msiof2_sync_b",
5078 "msiof2_ss1_b",
5079 "msiof2_ss2_b",
5080 "msiof2_rx_b",
5081 "msiof2_tx_b",
5082 "msiof2_clk_c",
5083 "msiof2_sync_c",
5084 "msiof2_rx_c",
5085 "msiof2_tx_c",
5086 "msiof2_clk_d",
5087 "msiof2_sync_d",
5088 "msiof2_ss1_d",
5089 "msiof2_ss2_d",
5090 "msiof2_rx_d",
5091 "msiof2_tx_d",
5092 "msiof2_clk_e",
5093 "msiof2_sync_e",
5094 "msiof2_rx_e",
5095 "msiof2_tx_e",
5096};
5097
5098static const char * const pwm0_groups[] = {
5099 "pwm0",
5100 "pwm0_b",
5101};
5102
5103static const char * const pwm1_groups[] = {
5104 "pwm1",
5105 "pwm1_b",
5106};
5107
5108static const char * const pwm2_groups[] = {
5109 "pwm2",
5110 "pwm2_b",
5111};
5112
5113static const char * const pwm3_groups[] = {
5114 "pwm3",
5115};
5116
5117static const char * const pwm4_groups[] = {
5118 "pwm4",
5119 "pwm4_b",
5120};
5121
5122static const char * const pwm5_groups[] = {
5123 "pwm5",
5124 "pwm5_b",
5125};
5126
5127static const char * const pwm6_groups[] = {
5128 "pwm6",
5129};
5130
5131static const char * const qspi_groups[] = {
5132 "qspi_ctrl",
5133 "qspi_data2",
5134 "qspi_data4",
5135 "qspi_ctrl_b",
5136 "qspi_data2_b",
5137 "qspi_data4_b",
5138};
5139
5140static const char * const scif0_groups[] = {
5141 "scif0_data",
5142 "scif0_data_b",
5143 "scif0_data_c",
5144 "scif0_data_d",
5145 "scif0_data_e",
5146};
5147
5148static const char * const scif1_groups[] = {
5149 "scif1_data",
5150 "scif1_data_b",
5151 "scif1_clk_b",
5152 "scif1_data_c",
5153 "scif1_data_d",
5154};
5155
5156static const char * const scif2_groups[] = {
5157 "scif2_data",
5158 "scif2_data_b",
5159 "scif2_clk_b",
5160 "scif2_data_c",
5161 "scif2_data_e",
5162};
5163static const char * const scif3_groups[] = {
5164 "scif3_data",
5165 "scif3_clk",
5166 "scif3_data_b",
5167 "scif3_clk_b",
5168 "scif3_data_c",
5169 "scif3_data_d",
5170};
5171static const char * const scif4_groups[] = {
5172 "scif4_data",
5173 "scif4_data_b",
5174 "scif4_data_c",
5175};
5176static const char * const scif5_groups[] = {
5177 "scif5_data",
5178 "scif5_data_b",
5179};
5180static const char * const scifa0_groups[] = {
5181 "scifa0_data",
5182 "scifa0_data_b",
5183};
5184static const char * const scifa1_groups[] = {
5185 "scifa1_data",
5186 "scifa1_clk",
5187 "scifa1_data_b",
5188 "scifa1_clk_b",
5189 "scifa1_data_c",
5190};
5191static const char * const scifa2_groups[] = {
5192 "scifa2_data",
5193 "scifa2_clk",
5194 "scifa2_data_b",
5195};
5196static const char * const scifa3_groups[] = {
5197 "scifa3_data",
5198 "scifa3_clk",
5199 "scifa3_data_b",
5200 "scifa3_clk_b",
5201 "scifa3_data_c",
5202 "scifa3_clk_c",
5203};
5204static const char * const scifa4_groups[] = {
5205 "scifa4_data",
5206 "scifa4_data_b",
5207 "scifa4_data_c",
5208};
5209static const char * const scifa5_groups[] = {
5210 "scifa5_data",
5211 "scifa5_data_b",
5212 "scifa5_data_c",
5213};
5214static const char * const scifb0_groups[] = {
5215 "scifb0_data",
5216 "scifb0_clk",
5217 "scifb0_ctrl",
5218 "scifb0_data_b",
5219 "scifb0_clk_b",
5220 "scifb0_ctrl_b",
5221 "scifb0_data_c",
5222 "scifb0_clk_c",
5223 "scifb0_data_d",
5224 "scifb0_clk_d",
5225};
5226static const char * const scifb1_groups[] = {
5227 "scifb1_data",
5228 "scifb1_clk",
5229 "scifb1_ctrl",
5230 "scifb1_data_b",
5231 "scifb1_clk_b",
5232 "scifb1_data_c",
5233 "scifb1_clk_c",
5234 "scifb1_data_d",
5235};
5236static const char * const scifb2_groups[] = {
5237 "scifb2_data",
5238 "scifb2_clk",
5239 "scifb2_ctrl",
5240 "scifb2_data_b",
5241 "scifb2_clk_b",
5242 "scifb2_ctrl_b",
Marek Vasuta6a743d2019-03-04 22:26:28 +01005243 "scifb2_data_c",
Marek Vasut427c75d2018-01-17 17:14:45 +01005244 "scifb2_clk_c",
5245 "scifb2_data_d",
5246};
5247
5248static const char * const scif_clk_groups[] = {
5249 "scif_clk",
5250 "scif_clk_b",
5251};
5252
5253static const char * const sdhi0_groups[] = {
5254 "sdhi0_data1",
5255 "sdhi0_data4",
5256 "sdhi0_ctrl",
5257 "sdhi0_cd",
5258 "sdhi0_wp",
5259};
5260
5261static const char * const sdhi1_groups[] = {
5262 "sdhi1_data1",
5263 "sdhi1_data4",
5264 "sdhi1_ctrl",
5265 "sdhi1_cd",
5266 "sdhi1_wp",
5267};
5268
5269static const char * const sdhi2_groups[] = {
5270 "sdhi2_data1",
5271 "sdhi2_data4",
5272 "sdhi2_ctrl",
5273 "sdhi2_cd",
5274 "sdhi2_wp",
5275};
5276
5277static const char * const ssi_groups[] = {
5278 "ssi0_data",
5279 "ssi0_data_b",
5280 "ssi0129_ctrl",
5281 "ssi0129_ctrl_b",
5282 "ssi1_data",
5283 "ssi1_data_b",
5284 "ssi1_ctrl",
5285 "ssi1_ctrl_b",
5286 "ssi2_data",
5287 "ssi2_ctrl",
5288 "ssi3_data",
5289 "ssi34_ctrl",
5290 "ssi4_data",
5291 "ssi4_ctrl",
5292 "ssi5_data",
5293 "ssi5_ctrl",
5294 "ssi6_data",
5295 "ssi6_ctrl",
5296 "ssi7_data",
5297 "ssi7_data_b",
5298 "ssi78_ctrl",
5299 "ssi78_ctrl_b",
5300 "ssi8_data",
5301 "ssi8_data_b",
5302 "ssi9_data",
5303 "ssi9_data_b",
5304 "ssi9_ctrl",
5305 "ssi9_ctrl_b",
5306};
5307
Marek Vasut2e975d82018-06-10 16:05:18 +02005308static const char * const tpu_groups[] = {
5309 "tpu_to0",
5310 "tpu_to1",
5311 "tpu_to2",
5312 "tpu_to3",
5313};
5314
Marek Vasut427c75d2018-01-17 17:14:45 +01005315static const char * const usb0_groups[] = {
5316 "usb0",
5317};
5318static const char * const usb1_groups[] = {
5319 "usb1",
5320};
5321
5322static const char * const vin0_groups[] = {
5323 "vin0_data24",
5324 "vin0_data20",
5325 "vin0_data18",
5326 "vin0_data16",
5327 "vin0_data12",
5328 "vin0_data10",
5329 "vin0_data8",
5330 "vin0_sync",
5331 "vin0_field",
5332 "vin0_clkenb",
5333 "vin0_clk",
5334};
5335
5336static const char * const vin1_groups[] = {
5337 "vin1_data8",
5338 "vin1_sync",
5339 "vin1_field",
5340 "vin1_clkenb",
5341 "vin1_clk",
Marek Vasuta6a743d2019-03-04 22:26:28 +01005342 "vin1_data24_b",
5343 "vin1_data20_b",
5344 "vin1_data18_b",
5345 "vin1_data16_b",
5346 "vin1_data12_b",
5347 "vin1_data10_b",
5348 "vin1_data8_b",
5349 "vin1_sync_b",
5350 "vin1_field_b",
5351 "vin1_clkenb_b",
5352 "vin1_clk_b",
Marek Vasut427c75d2018-01-17 17:14:45 +01005353};
5354
5355static const char * const vin2_groups[] = {
5356 "vin2_data8",
5357 "vin2_sync",
5358 "vin2_field",
5359 "vin2_clkenb",
5360 "vin2_clk",
5361};
5362
5363static const struct {
Marek Vasut2e975d82018-06-10 16:05:18 +02005364 struct sh_pfc_function common[58];
Marek Vasuta6a743d2019-03-04 22:26:28 +01005365 struct sh_pfc_function automotive[2];
Marek Vasut427c75d2018-01-17 17:14:45 +01005366} pinmux_functions = {
5367 .common = {
5368 SH_PFC_FUNCTION(audio_clk),
5369 SH_PFC_FUNCTION(avb),
5370 SH_PFC_FUNCTION(can0),
5371 SH_PFC_FUNCTION(can1),
Marek Vasut2e975d82018-06-10 16:05:18 +02005372 SH_PFC_FUNCTION(can_clk),
Marek Vasut427c75d2018-01-17 17:14:45 +01005373 SH_PFC_FUNCTION(du),
5374 SH_PFC_FUNCTION(du0),
5375 SH_PFC_FUNCTION(du1),
5376 SH_PFC_FUNCTION(eth),
5377 SH_PFC_FUNCTION(hscif0),
5378 SH_PFC_FUNCTION(hscif1),
5379 SH_PFC_FUNCTION(hscif2),
5380 SH_PFC_FUNCTION(i2c0),
5381 SH_PFC_FUNCTION(i2c1),
5382 SH_PFC_FUNCTION(i2c2),
5383 SH_PFC_FUNCTION(i2c3),
5384 SH_PFC_FUNCTION(i2c4),
5385 SH_PFC_FUNCTION(i2c7),
5386 SH_PFC_FUNCTION(i2c8),
5387 SH_PFC_FUNCTION(intc),
5388 SH_PFC_FUNCTION(mmc),
5389 SH_PFC_FUNCTION(msiof0),
5390 SH_PFC_FUNCTION(msiof1),
5391 SH_PFC_FUNCTION(msiof2),
5392 SH_PFC_FUNCTION(pwm0),
5393 SH_PFC_FUNCTION(pwm1),
5394 SH_PFC_FUNCTION(pwm2),
5395 SH_PFC_FUNCTION(pwm3),
5396 SH_PFC_FUNCTION(pwm4),
5397 SH_PFC_FUNCTION(pwm5),
5398 SH_PFC_FUNCTION(pwm6),
5399 SH_PFC_FUNCTION(qspi),
5400 SH_PFC_FUNCTION(scif0),
5401 SH_PFC_FUNCTION(scif1),
5402 SH_PFC_FUNCTION(scif2),
5403 SH_PFC_FUNCTION(scif3),
5404 SH_PFC_FUNCTION(scif4),
5405 SH_PFC_FUNCTION(scif5),
5406 SH_PFC_FUNCTION(scifa0),
5407 SH_PFC_FUNCTION(scifa1),
5408 SH_PFC_FUNCTION(scifa2),
5409 SH_PFC_FUNCTION(scifa3),
5410 SH_PFC_FUNCTION(scifa4),
5411 SH_PFC_FUNCTION(scifa5),
5412 SH_PFC_FUNCTION(scifb0),
5413 SH_PFC_FUNCTION(scifb1),
5414 SH_PFC_FUNCTION(scifb2),
5415 SH_PFC_FUNCTION(scif_clk),
5416 SH_PFC_FUNCTION(sdhi0),
5417 SH_PFC_FUNCTION(sdhi1),
5418 SH_PFC_FUNCTION(sdhi2),
5419 SH_PFC_FUNCTION(ssi),
Marek Vasut2e975d82018-06-10 16:05:18 +02005420 SH_PFC_FUNCTION(tpu),
Marek Vasut427c75d2018-01-17 17:14:45 +01005421 SH_PFC_FUNCTION(usb0),
5422 SH_PFC_FUNCTION(usb1),
5423 SH_PFC_FUNCTION(vin0),
5424 SH_PFC_FUNCTION(vin1),
5425 SH_PFC_FUNCTION(vin2),
5426 },
Marek Vasuta6a743d2019-03-04 22:26:28 +01005427 .automotive = {
Marek Vasut427c75d2018-01-17 17:14:45 +01005428 SH_PFC_FUNCTION(adi),
5429 SH_PFC_FUNCTION(mlb),
5430 }
5431};
5432
5433static const struct pinmux_cfg_reg pinmux_config_regs[] = {
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02005434 { PINMUX_CFG_REG("GPSR0", 0xE6060004, 32, 1, GROUP(
Marek Vasut427c75d2018-01-17 17:14:45 +01005435 GP_0_31_FN, FN_IP1_22_20,
5436 GP_0_30_FN, FN_IP1_19_17,
5437 GP_0_29_FN, FN_IP1_16_14,
5438 GP_0_28_FN, FN_IP1_13_11,
5439 GP_0_27_FN, FN_IP1_10_8,
5440 GP_0_26_FN, FN_IP1_7_6,
5441 GP_0_25_FN, FN_IP1_5_4,
5442 GP_0_24_FN, FN_IP1_3_2,
5443 GP_0_23_FN, FN_IP1_1_0,
5444 GP_0_22_FN, FN_IP0_30_29,
5445 GP_0_21_FN, FN_IP0_28_27,
5446 GP_0_20_FN, FN_IP0_26_25,
5447 GP_0_19_FN, FN_IP0_24_23,
5448 GP_0_18_FN, FN_IP0_22_21,
5449 GP_0_17_FN, FN_IP0_20_19,
5450 GP_0_16_FN, FN_IP0_18_16,
5451 GP_0_15_FN, FN_IP0_15,
5452 GP_0_14_FN, FN_IP0_14,
5453 GP_0_13_FN, FN_IP0_13,
5454 GP_0_12_FN, FN_IP0_12,
5455 GP_0_11_FN, FN_IP0_11,
5456 GP_0_10_FN, FN_IP0_10,
5457 GP_0_9_FN, FN_IP0_9,
5458 GP_0_8_FN, FN_IP0_8,
5459 GP_0_7_FN, FN_IP0_7,
5460 GP_0_6_FN, FN_IP0_6,
5461 GP_0_5_FN, FN_IP0_5,
5462 GP_0_4_FN, FN_IP0_4,
5463 GP_0_3_FN, FN_IP0_3,
5464 GP_0_2_FN, FN_IP0_2,
5465 GP_0_1_FN, FN_IP0_1,
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02005466 GP_0_0_FN, FN_IP0_0, ))
Marek Vasut427c75d2018-01-17 17:14:45 +01005467 },
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02005468 { PINMUX_CFG_REG("GPSR1", 0xE6060008, 32, 1, GROUP(
Marek Vasut427c75d2018-01-17 17:14:45 +01005469 0, 0,
5470 0, 0,
5471 0, 0,
5472 0, 0,
5473 0, 0,
5474 0, 0,
5475 GP_1_25_FN, FN_IP3_21_20,
5476 GP_1_24_FN, FN_IP3_19_18,
5477 GP_1_23_FN, FN_IP3_17_16,
5478 GP_1_22_FN, FN_IP3_15_14,
5479 GP_1_21_FN, FN_IP3_13_12,
5480 GP_1_20_FN, FN_IP3_11_9,
5481 GP_1_19_FN, FN_RD_N,
5482 GP_1_18_FN, FN_IP3_8_6,
5483 GP_1_17_FN, FN_IP3_5_3,
5484 GP_1_16_FN, FN_IP3_2_0,
5485 GP_1_15_FN, FN_IP2_29_27,
5486 GP_1_14_FN, FN_IP2_26_25,
5487 GP_1_13_FN, FN_IP2_24_23,
5488 GP_1_12_FN, FN_EX_CS0_N,
5489 GP_1_11_FN, FN_IP2_22_21,
5490 GP_1_10_FN, FN_IP2_20_19,
5491 GP_1_9_FN, FN_IP2_18_16,
5492 GP_1_8_FN, FN_IP2_15_13,
5493 GP_1_7_FN, FN_IP2_12_10,
5494 GP_1_6_FN, FN_IP2_9_7,
5495 GP_1_5_FN, FN_IP2_6_5,
5496 GP_1_4_FN, FN_IP2_4_3,
5497 GP_1_3_FN, FN_IP2_2_0,
5498 GP_1_2_FN, FN_IP1_31_29,
5499 GP_1_1_FN, FN_IP1_28_26,
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02005500 GP_1_0_FN, FN_IP1_25_23, ))
Marek Vasut427c75d2018-01-17 17:14:45 +01005501 },
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02005502 { PINMUX_CFG_REG("GPSR2", 0xE606000C, 32, 1, GROUP(
Marek Vasut427c75d2018-01-17 17:14:45 +01005503 GP_2_31_FN, FN_IP6_7_6,
5504 GP_2_30_FN, FN_IP6_5_3,
5505 GP_2_29_FN, FN_IP6_2_0,
5506 GP_2_28_FN, FN_AUDIO_CLKA,
5507 GP_2_27_FN, FN_IP5_31_29,
5508 GP_2_26_FN, FN_IP5_28_26,
5509 GP_2_25_FN, FN_IP5_25_24,
5510 GP_2_24_FN, FN_IP5_23_22,
5511 GP_2_23_FN, FN_IP5_21_20,
5512 GP_2_22_FN, FN_IP5_19_17,
5513 GP_2_21_FN, FN_IP5_16_15,
5514 GP_2_20_FN, FN_IP5_14_12,
5515 GP_2_19_FN, FN_IP5_11_9,
5516 GP_2_18_FN, FN_IP5_8_6,
5517 GP_2_17_FN, FN_IP5_5_3,
5518 GP_2_16_FN, FN_IP5_2_0,
5519 GP_2_15_FN, FN_IP4_30_28,
5520 GP_2_14_FN, FN_IP4_27_26,
5521 GP_2_13_FN, FN_IP4_25_24,
5522 GP_2_12_FN, FN_IP4_23_22,
5523 GP_2_11_FN, FN_IP4_21,
5524 GP_2_10_FN, FN_IP4_20,
5525 GP_2_9_FN, FN_IP4_19,
5526 GP_2_8_FN, FN_IP4_18_16,
5527 GP_2_7_FN, FN_IP4_15_13,
5528 GP_2_6_FN, FN_IP4_12_10,
5529 GP_2_5_FN, FN_IP4_9_8,
5530 GP_2_4_FN, FN_IP4_7_5,
5531 GP_2_3_FN, FN_IP4_4_2,
5532 GP_2_2_FN, FN_IP4_1_0,
5533 GP_2_1_FN, FN_IP3_30_28,
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02005534 GP_2_0_FN, FN_IP3_27_25 ))
Marek Vasut427c75d2018-01-17 17:14:45 +01005535 },
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02005536 { PINMUX_CFG_REG("GPSR3", 0xE6060010, 32, 1, GROUP(
Marek Vasut427c75d2018-01-17 17:14:45 +01005537 GP_3_31_FN, FN_IP9_18_17,
5538 GP_3_30_FN, FN_IP9_16,
5539 GP_3_29_FN, FN_IP9_15_13,
5540 GP_3_28_FN, FN_IP9_12,
5541 GP_3_27_FN, FN_IP9_11,
5542 GP_3_26_FN, FN_IP9_10_8,
5543 GP_3_25_FN, FN_IP9_7,
5544 GP_3_24_FN, FN_IP9_6,
5545 GP_3_23_FN, FN_IP9_5_3,
5546 GP_3_22_FN, FN_IP9_2_0,
5547 GP_3_21_FN, FN_IP8_30_28,
5548 GP_3_20_FN, FN_IP8_27_26,
5549 GP_3_19_FN, FN_IP8_25_24,
5550 GP_3_18_FN, FN_IP8_23_21,
5551 GP_3_17_FN, FN_IP8_20_18,
5552 GP_3_16_FN, FN_IP8_17_15,
5553 GP_3_15_FN, FN_IP8_14_12,
5554 GP_3_14_FN, FN_IP8_11_9,
5555 GP_3_13_FN, FN_IP8_8_6,
5556 GP_3_12_FN, FN_IP8_5_3,
5557 GP_3_11_FN, FN_IP8_2_0,
5558 GP_3_10_FN, FN_IP7_29_27,
5559 GP_3_9_FN, FN_IP7_26_24,
5560 GP_3_8_FN, FN_IP7_23_21,
5561 GP_3_7_FN, FN_IP7_20_19,
5562 GP_3_6_FN, FN_IP7_18_17,
5563 GP_3_5_FN, FN_IP7_16_15,
5564 GP_3_4_FN, FN_IP7_14_13,
5565 GP_3_3_FN, FN_IP7_12_11,
5566 GP_3_2_FN, FN_IP7_10_9,
5567 GP_3_1_FN, FN_IP7_8_6,
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02005568 GP_3_0_FN, FN_IP7_5_3 ))
Marek Vasut427c75d2018-01-17 17:14:45 +01005569 },
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02005570 { PINMUX_CFG_REG("GPSR4", 0xE6060014, 32, 1, GROUP(
Marek Vasut427c75d2018-01-17 17:14:45 +01005571 GP_4_31_FN, FN_IP15_5_4,
5572 GP_4_30_FN, FN_IP15_3_2,
5573 GP_4_29_FN, FN_IP15_1_0,
5574 GP_4_28_FN, FN_IP11_8_6,
5575 GP_4_27_FN, FN_IP11_5_3,
5576 GP_4_26_FN, FN_IP11_2_0,
5577 GP_4_25_FN, FN_IP10_31_29,
5578 GP_4_24_FN, FN_IP10_28_27,
5579 GP_4_23_FN, FN_IP10_26_25,
5580 GP_4_22_FN, FN_IP10_24_22,
5581 GP_4_21_FN, FN_IP10_21_19,
5582 GP_4_20_FN, FN_IP10_18_17,
5583 GP_4_19_FN, FN_IP10_16_15,
5584 GP_4_18_FN, FN_IP10_14_12,
5585 GP_4_17_FN, FN_IP10_11_9,
5586 GP_4_16_FN, FN_IP10_8_6,
5587 GP_4_15_FN, FN_IP10_5_3,
5588 GP_4_14_FN, FN_IP10_2_0,
5589 GP_4_13_FN, FN_IP9_31_29,
5590 GP_4_12_FN, FN_VI0_DATA7_VI0_B7,
5591 GP_4_11_FN, FN_VI0_DATA6_VI0_B6,
5592 GP_4_10_FN, FN_VI0_DATA5_VI0_B5,
5593 GP_4_9_FN, FN_VI0_DATA4_VI0_B4,
5594 GP_4_8_FN, FN_IP9_28_27,
5595 GP_4_7_FN, FN_VI0_DATA2_VI0_B2,
5596 GP_4_6_FN, FN_VI0_DATA1_VI0_B1,
5597 GP_4_5_FN, FN_VI0_DATA0_VI0_B0,
5598 GP_4_4_FN, FN_IP9_26_25,
5599 GP_4_3_FN, FN_IP9_24_23,
5600 GP_4_2_FN, FN_IP9_22_21,
5601 GP_4_1_FN, FN_IP9_20_19,
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02005602 GP_4_0_FN, FN_VI0_CLK ))
Marek Vasut427c75d2018-01-17 17:14:45 +01005603 },
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02005604 { PINMUX_CFG_REG("GPSR5", 0xE6060018, 32, 1, GROUP(
Marek Vasut427c75d2018-01-17 17:14:45 +01005605 GP_5_31_FN, FN_IP3_24_22,
5606 GP_5_30_FN, FN_IP13_9_7,
5607 GP_5_29_FN, FN_IP13_6_5,
5608 GP_5_28_FN, FN_IP13_4_3,
5609 GP_5_27_FN, FN_IP13_2_0,
5610 GP_5_26_FN, FN_IP12_29_27,
5611 GP_5_25_FN, FN_IP12_26_24,
5612 GP_5_24_FN, FN_IP12_23_22,
5613 GP_5_23_FN, FN_IP12_21_20,
5614 GP_5_22_FN, FN_IP12_19_18,
5615 GP_5_21_FN, FN_IP12_17_16,
5616 GP_5_20_FN, FN_IP12_15_13,
5617 GP_5_19_FN, FN_IP12_12_10,
5618 GP_5_18_FN, FN_IP12_9_7,
5619 GP_5_17_FN, FN_IP12_6_4,
5620 GP_5_16_FN, FN_IP12_3_2,
5621 GP_5_15_FN, FN_IP12_1_0,
5622 GP_5_14_FN, FN_IP11_31_30,
5623 GP_5_13_FN, FN_IP11_29_28,
5624 GP_5_12_FN, FN_IP11_27,
5625 GP_5_11_FN, FN_IP11_26,
5626 GP_5_10_FN, FN_IP11_25,
5627 GP_5_9_FN, FN_IP11_24,
5628 GP_5_8_FN, FN_IP11_23,
5629 GP_5_7_FN, FN_IP11_22,
5630 GP_5_6_FN, FN_IP11_21,
5631 GP_5_5_FN, FN_IP11_20,
5632 GP_5_4_FN, FN_IP11_19,
5633 GP_5_3_FN, FN_IP11_18_17,
5634 GP_5_2_FN, FN_IP11_16_15,
5635 GP_5_1_FN, FN_IP11_14_12,
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02005636 GP_5_0_FN, FN_IP11_11_9 ))
Marek Vasut427c75d2018-01-17 17:14:45 +01005637 },
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02005638 { PINMUX_CFG_REG("GPSR6", 0xE606001C, 32, 1, GROUP(
Marek Vasut427c75d2018-01-17 17:14:45 +01005639 GP_6_31_FN, FN_DU0_DOTCLKIN,
5640 GP_6_30_FN, FN_USB1_OVC,
5641 GP_6_29_FN, FN_IP14_31_29,
5642 GP_6_28_FN, FN_IP14_28_26,
5643 GP_6_27_FN, FN_IP14_25_23,
5644 GP_6_26_FN, FN_IP14_22_20,
5645 GP_6_25_FN, FN_IP14_19_17,
5646 GP_6_24_FN, FN_IP14_16_14,
5647 GP_6_23_FN, FN_IP14_13_11,
5648 GP_6_22_FN, FN_IP14_10_8,
5649 GP_6_21_FN, FN_IP14_7,
5650 GP_6_20_FN, FN_IP14_6,
5651 GP_6_19_FN, FN_IP14_5,
5652 GP_6_18_FN, FN_IP14_4,
5653 GP_6_17_FN, FN_IP14_3,
5654 GP_6_16_FN, FN_IP14_2,
5655 GP_6_15_FN, FN_IP14_1_0,
5656 GP_6_14_FN, FN_IP13_30_28,
5657 GP_6_13_FN, FN_IP13_27,
5658 GP_6_12_FN, FN_IP13_26,
5659 GP_6_11_FN, FN_IP13_25,
5660 GP_6_10_FN, FN_IP13_24_23,
5661 GP_6_9_FN, FN_IP13_22,
5662 GP_6_8_FN, FN_SD1_CLK,
5663 GP_6_7_FN, FN_IP13_21_19,
5664 GP_6_6_FN, FN_IP13_18_16,
5665 GP_6_5_FN, FN_IP13_15,
5666 GP_6_4_FN, FN_IP13_14,
5667 GP_6_3_FN, FN_IP13_13,
5668 GP_6_2_FN, FN_IP13_12,
5669 GP_6_1_FN, FN_IP13_11,
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02005670 GP_6_0_FN, FN_IP13_10 ))
Marek Vasut427c75d2018-01-17 17:14:45 +01005671 },
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02005672 { PINMUX_CFG_REG("GPSR7", 0xE6060074, 32, 1, GROUP(
Marek Vasut427c75d2018-01-17 17:14:45 +01005673 0, 0,
5674 0, 0,
5675 0, 0,
5676 0, 0,
5677 0, 0,
5678 0, 0,
5679 GP_7_25_FN, FN_USB1_PWEN,
5680 GP_7_24_FN, FN_USB0_OVC,
5681 GP_7_23_FN, FN_USB0_PWEN,
5682 GP_7_22_FN, FN_IP15_14_12,
5683 GP_7_21_FN, FN_IP15_11_9,
5684 GP_7_20_FN, FN_IP15_8_6,
5685 GP_7_19_FN, FN_IP7_2_0,
5686 GP_7_18_FN, FN_IP6_29_27,
5687 GP_7_17_FN, FN_IP6_26_24,
5688 GP_7_16_FN, FN_IP6_23_21,
5689 GP_7_15_FN, FN_IP6_20_19,
5690 GP_7_14_FN, FN_IP6_18_16,
5691 GP_7_13_FN, FN_IP6_15_14,
5692 GP_7_12_FN, FN_IP6_13_12,
5693 GP_7_11_FN, FN_IP6_11_10,
5694 GP_7_10_FN, FN_IP6_9_8,
5695 GP_7_9_FN, FN_IP16_11_10,
5696 GP_7_8_FN, FN_IP16_9_8,
5697 GP_7_7_FN, FN_IP16_7_6,
5698 GP_7_6_FN, FN_IP16_5_3,
5699 GP_7_5_FN, FN_IP16_2_0,
5700 GP_7_4_FN, FN_IP15_29_27,
5701 GP_7_3_FN, FN_IP15_26_24,
5702 GP_7_2_FN, FN_IP15_23_21,
5703 GP_7_1_FN, FN_IP15_20_18,
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02005704 GP_7_0_FN, FN_IP15_17_15 ))
Marek Vasut427c75d2018-01-17 17:14:45 +01005705 },
5706 { PINMUX_CFG_REG_VAR("IPSR0", 0xE6060020, 32,
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02005707 GROUP(1, 2, 2, 2, 2, 2, 2, 3, 1, 1, 1, 1,
5708 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1),
5709 GROUP(
Marek Vasut427c75d2018-01-17 17:14:45 +01005710 /* IP0_31 [1] */
5711 0, 0,
5712 /* IP0_30_29 [2] */
5713 FN_A6, FN_MSIOF1_SCK,
5714 0, 0,
5715 /* IP0_28_27 [2] */
5716 FN_A5, FN_MSIOF0_RXD_B,
5717 0, 0,
5718 /* IP0_26_25 [2] */
5719 FN_A4, FN_MSIOF0_TXD_B,
5720 0, 0,
5721 /* IP0_24_23 [2] */
5722 FN_A3, FN_MSIOF0_SS2_B,
5723 0, 0,
5724 /* IP0_22_21 [2] */
5725 FN_A2, FN_MSIOF0_SS1_B,
5726 0, 0,
5727 /* IP0_20_19 [2] */
5728 FN_A1, FN_MSIOF0_SYNC_B,
5729 0, 0,
5730 /* IP0_18_16 [3] */
5731 FN_A0, FN_ATAWR0_N_C, FN_MSIOF0_SCK_B, FN_I2C0_SCL_C, FN_PWM2_B,
5732 0, 0, 0,
5733 /* IP0_15 [1] */
5734 FN_D15, 0,
5735 /* IP0_14 [1] */
5736 FN_D14, 0,
5737 /* IP0_13 [1] */
5738 FN_D13, 0,
5739 /* IP0_12 [1] */
5740 FN_D12, 0,
5741 /* IP0_11 [1] */
5742 FN_D11, 0,
5743 /* IP0_10 [1] */
5744 FN_D10, 0,
5745 /* IP0_9 [1] */
5746 FN_D9, 0,
5747 /* IP0_8 [1] */
5748 FN_D8, 0,
5749 /* IP0_7 [1] */
5750 FN_D7, 0,
5751 /* IP0_6 [1] */
5752 FN_D6, 0,
5753 /* IP0_5 [1] */
5754 FN_D5, 0,
5755 /* IP0_4 [1] */
5756 FN_D4, 0,
5757 /* IP0_3 [1] */
5758 FN_D3, 0,
5759 /* IP0_2 [1] */
5760 FN_D2, 0,
5761 /* IP0_1 [1] */
5762 FN_D1, 0,
5763 /* IP0_0 [1] */
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02005764 FN_D0, 0, ))
Marek Vasut427c75d2018-01-17 17:14:45 +01005765 },
5766 { PINMUX_CFG_REG_VAR("IPSR1", 0xE6060024, 32,
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02005767 GROUP(3, 3, 3, 3, 3, 3, 3, 3, 2, 2, 2, 2),
5768 GROUP(
Marek Vasut427c75d2018-01-17 17:14:45 +01005769 /* IP1_31_29 [3] */
5770 FN_A18, FN_DREQ1, FN_SCIFA1_RXD_C, 0, FN_SCIFB1_RXD_C,
5771 0, 0, 0,
5772 /* IP1_28_26 [3] */
5773 FN_A17, FN_DACK2_B, 0, FN_I2C0_SDA_C,
5774 0, 0, 0, 0,
5775 /* IP1_25_23 [3] */
5776 FN_A16, FN_DREQ2_B, FN_FMCLK_C, 0, FN_SCIFA1_SCK_B,
5777 0, 0, 0,
5778 /* IP1_22_20 [3] */
5779 FN_A15, FN_BPFCLK_C,
5780 0, 0, 0, 0, 0, 0,
5781 /* IP1_19_17 [3] */
5782 FN_A14, FN_ATADIR0_N_C, FN_FMIN, FN_FMIN_C, FN_MSIOF1_SYNC_D,
5783 0, 0, 0,
5784 /* IP1_16_14 [3] */
5785 FN_A13, FN_ATAG0_N_C, FN_BPFCLK, FN_MSIOF1_SS1_D,
5786 0, 0, 0, 0,
5787 /* IP1_13_11 [3] */
5788 FN_A12, FN_FMCLK, FN_I2C3_SDA_D, FN_MSIOF1_SCK_D,
5789 0, 0, 0, 0,
5790 /* IP1_10_8 [3] */
5791 FN_A11, FN_MSIOF1_RXD, FN_I2C3_SCL_D, FN_MSIOF1_RXD_D,
5792 0, 0, 0, 0,
5793 /* IP1_7_6 [2] */
5794 FN_A10, FN_MSIOF1_TXD, 0, FN_MSIOF1_TXD_D,
5795 /* IP1_5_4 [2] */
5796 FN_A9, FN_MSIOF1_SS2, FN_I2C0_SDA, 0,
5797 /* IP1_3_2 [2] */
5798 FN_A8, FN_MSIOF1_SS1, FN_I2C0_SCL, 0,
5799 /* IP1_1_0 [2] */
5800 FN_A7, FN_MSIOF1_SYNC,
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02005801 0, 0, ))
Marek Vasut427c75d2018-01-17 17:14:45 +01005802 },
5803 { PINMUX_CFG_REG_VAR("IPSR2", 0xE6060028, 32,
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02005804 GROUP(2, 3, 2, 2, 2, 2, 3, 3, 3, 3, 2, 2, 3),
5805 GROUP(
Marek Vasut427c75d2018-01-17 17:14:45 +01005806 /* IP2_31_30 [2] */
5807 0, 0, 0, 0,
5808 /* IP2_29_27 [3] */
5809 FN_EX_CS3_N, FN_ATADIR0_N, FN_MSIOF2_TXD,
5810 FN_ATAG0_N, 0, FN_EX_WAIT1,
5811 0, 0,
5812 /* IP2_26_25 [2] */
5813 FN_EX_CS2_N, FN_ATAWR0_N, FN_MSIOF2_SYNC, 0,
5814 /* IP2_24_23 [2] */
5815 FN_EX_CS1_N, FN_MSIOF2_SCK, 0, 0,
5816 /* IP2_22_21 [2] */
5817 FN_CS1_N_A26, FN_ATADIR0_N_B, FN_I2C1_SDA, 0,
5818 /* IP2_20_19 [2] */
5819 FN_CS0_N, FN_ATAG0_N_B, FN_I2C1_SCL, 0,
5820 /* IP2_18_16 [3] */
5821 FN_A25, FN_DACK2, FN_SSL, FN_DREQ1_C, FN_RX1, FN_SCIFA1_RXD,
5822 0, 0,
5823 /* IP2_15_13 [3] */
5824 FN_A24, FN_DREQ2, FN_IO3, FN_TX1, FN_SCIFA1_TXD,
5825 0, 0, 0,
5826 /* IP2_12_10 [3] */
5827 FN_A23, FN_IO2, FN_BPFCLK_B, FN_RX0, FN_SCIFA0_RXD,
5828 0, 0, 0,
5829 /* IP2_9_7 [3] */
5830 FN_A22, FN_MISO_IO1, FN_FMCLK_B, FN_TX0, FN_SCIFA0_TXD,
5831 0, 0, 0,
5832 /* IP2_6_5 [2] */
5833 FN_A21, FN_ATAWR0_N_B, FN_MOSI_IO0, 0,
5834 /* IP2_4_3 [2] */
5835 FN_A20, FN_SPCLK, 0, 0,
5836 /* IP2_2_0 [3] */
5837 FN_A19, FN_DACK1, FN_SCIFA1_TXD_C, 0,
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02005838 FN_SCIFB1_TXD_C, 0, FN_SCIFB1_SCK_B, 0, ))
Marek Vasut427c75d2018-01-17 17:14:45 +01005839 },
5840 { PINMUX_CFG_REG_VAR("IPSR3", 0xE606002C, 32,
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02005841 GROUP(1, 3, 3, 3, 2, 2, 2, 2, 2, 3, 3, 3, 3),
5842 GROUP(
Marek Vasut427c75d2018-01-17 17:14:45 +01005843 /* IP3_31 [1] */
5844 0, 0,
5845 /* IP3_30_28 [3] */
5846 FN_SSI_WS0129, FN_HTX0_C, FN_HTX2_C,
5847 FN_SCIFB0_TXD_C, FN_SCIFB2_TXD_C,
5848 0, 0, 0,
5849 /* IP3_27_25 [3] */
5850 FN_SSI_SCK0129, FN_HRX0_C, FN_HRX2_C,
5851 FN_SCIFB0_RXD_C, FN_SCIFB2_RXD_C,
5852 0, 0, 0,
5853 /* IP3_24_22 [3] */
5854 FN_SPEEDIN, 0, FN_HSCK0_C, FN_HSCK2_C, FN_SCIFB0_SCK_B,
5855 FN_SCIFB2_SCK_B, FN_DREQ2_C, FN_HTX2_D,
5856 /* IP3_21_20 [2] */
5857 FN_DACK0, FN_DRACK0, FN_REMOCON, 0,
5858 /* IP3_19_18 [2] */
5859 FN_DREQ0, FN_PWM3, FN_TPU_TO3, 0,
5860 /* IP3_17_16 [2] */
5861 FN_EX_WAIT0, FN_HRTS2_N_B, FN_SCIFB0_CTS_N_B, 0,
5862 /* IP3_15_14 [2] */
5863 FN_WE1_N, FN_ATARD0_N_B, FN_HTX2_B, FN_SCIFB0_RTS_N_B,
5864 /* IP3_13_12 [2] */
5865 FN_WE0_N, FN_HCTS2_N_B, FN_SCIFB0_TXD_B, 0,
5866 /* IP3_11_9 [3] */
5867 FN_RD_WR_N, FN_HRX2_B, FN_FMIN_B, FN_SCIFB0_RXD_B, FN_DREQ1_D,
5868 0, 0, 0,
5869 /* IP3_8_6 [3] */
5870 FN_BS_N, FN_ATACS10_N, FN_MSIOF2_SS2, FN_HTX1_B,
5871 FN_SCIFB1_TXD_B, FN_PWM2, FN_TPU_TO2, 0,
5872 /* IP3_5_3 [3] */
5873 FN_EX_CS5_N, FN_ATACS00_N, FN_MSIOF2_SS1, FN_HRX1_B,
5874 FN_SCIFB1_RXD_B, FN_PWM1, FN_TPU_TO1, 0,
5875 /* IP3_2_0 [3] */
5876 FN_EX_CS4_N, FN_ATARD0_N, FN_MSIOF2_RXD, 0, FN_EX_WAIT2,
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02005877 0, 0, 0, ))
Marek Vasut427c75d2018-01-17 17:14:45 +01005878 },
5879 { PINMUX_CFG_REG_VAR("IPSR4", 0xE6060030, 32,
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02005880 GROUP(1, 3, 2, 2, 2, 1, 1, 1, 3, 3, 3, 2,
5881 3, 3, 2),
5882 GROUP(
Marek Vasut427c75d2018-01-17 17:14:45 +01005883 /* IP4_31 [1] */
5884 0, 0,
5885 /* IP4_30_28 [3] */
5886 FN_SSI_SCK5, FN_MSIOF1_SCK_C, FN_TS_SDATA0, FN_GLO_I0,
5887 FN_MSIOF2_SYNC_D, FN_VI1_R2_B,
5888 0, 0,
5889 /* IP4_27_26 [2] */
5890 FN_SSI_SDATA4, FN_MSIOF2_SCK_D, 0, 0,
5891 /* IP4_25_24 [2] */
5892 FN_SSI_WS4, FN_GLO_RFON_D, 0, 0,
5893 /* IP4_23_22 [2] */
5894 FN_SSI_SCK4, FN_GLO_SS_D, 0, 0,
5895 /* IP4_21 [1] */
5896 FN_SSI_SDATA3, 0,
5897 /* IP4_20 [1] */
5898 FN_SSI_WS34, 0,
5899 /* IP4_19 [1] */
5900 FN_SSI_SCK34, 0,
5901 /* IP4_18_16 [3] */
5902 FN_SSI_SDATA2, FN_GPS_MAG_B, FN_TX2_E, FN_HRTS1_N_E,
5903 0, 0, 0, 0,
5904 /* IP4_15_13 [3] */
5905 FN_SSI_WS2, FN_I2C2_SDA, FN_GPS_SIGN_B, FN_RX2_E,
5906 FN_GLO_Q1_D, FN_HCTS1_N_E,
5907 0, 0,
5908 /* IP4_12_10 [3] */
5909 FN_SSI_SCK2, FN_I2C2_SCL, FN_GPS_CLK_B, FN_GLO_Q0_D, FN_HSCK1_E,
5910 0, 0, 0,
5911 /* IP4_9_8 [2] */
5912 FN_SSI_SDATA1, FN_I2C1_SDA_B, FN_IIC1_SDA_B, FN_MSIOF2_RXD_C,
5913 /* IP4_7_5 [3] */
5914 FN_SSI_WS1, FN_I2C1_SCL_B, FN_IIC1_SCL_B, FN_MSIOF2_TXD_C,
5915 FN_GLO_I1_D, 0, 0, 0,
5916 /* IP4_4_2 [3] */
5917 FN_SSI_SCK1, FN_I2C0_SDA_B, FN_IIC0_SDA_B,
5918 FN_MSIOF2_SYNC_C, FN_GLO_I0_D,
5919 0, 0, 0,
5920 /* IP4_1_0 [2] */
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02005921 FN_SSI_SDATA0, FN_I2C0_SCL_B, FN_IIC0_SCL_B, FN_MSIOF2_SCK_C,
5922 ))
Marek Vasut427c75d2018-01-17 17:14:45 +01005923 },
5924 { PINMUX_CFG_REG_VAR("IPSR5", 0xE6060034, 32,
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02005925 GROUP(3, 3, 2, 2, 2, 3, 2, 3, 3, 3, 3, 3),
5926 GROUP(
Marek Vasut427c75d2018-01-17 17:14:45 +01005927 /* IP5_31_29 [3] */
5928 FN_SSI_SDATA9, FN_RX3_D, FN_CAN0_RX_D,
5929 0, 0, 0, 0, 0,
5930 /* IP5_28_26 [3] */
5931 FN_SSI_WS9, FN_TX3_D, FN_CAN0_TX_D, FN_GLO_SDATA_D,
5932 0, 0, 0, 0,
5933 /* IP5_25_24 [2] */
5934 FN_SSI_SCK9, FN_RX1_D, FN_GLO_SCLK_D, 0,
5935 /* IP5_23_22 [2] */
5936 FN_SSI_SDATA8, FN_TX1_D, FN_STP_ISSYNC_0_B, 0,
5937 /* IP5_21_20 [2] */
5938 FN_SSI_SDATA7, FN_RX0_D, FN_STP_ISEN_0_B, 0,
5939 /* IP5_19_17 [3] */
5940 FN_SSI_WS78, FN_TX0_D, FN_STP_ISD_0_B, FN_GLO_RFON,
5941 0, 0, 0, 0,
5942 /* IP5_16_15 [2] */
5943 FN_SSI_SCK78, FN_STP_ISCLK_0_B, FN_GLO_SS, 0,
5944 /* IP5_14_12 [3] */
5945 FN_SSI_SDATA6, FN_STP_IVCXO27_0_B, FN_GLO_SDATA, FN_VI1_R7_B,
5946 0, 0, 0, 0,
5947 /* IP5_11_9 [3] */
5948 FN_SSI_WS6, FN_GLO_SCLK, FN_MSIOF2_SS2_D, FN_VI1_R6_B,
5949 0, 0, 0, 0,
5950 /* IP5_8_6 [3] */
5951 FN_SSI_SCK6, FN_MSIOF1_RXD_C, FN_TS_SPSYNC0, FN_GLO_Q1,
5952 FN_MSIOF2_RXD_D, FN_VI1_R5_B,
5953 0, 0,
5954 /* IP5_5_3 [3] */
5955 FN_SSI_SDATA5, FN_MSIOF1_TXD_C, FN_TS_SDEN0, FN_GLO_Q0,
5956 FN_MSIOF2_SS1_D, FN_VI1_R4_B,
5957 0, 0,
5958 /* IP5_2_0 [3] */
5959 FN_SSI_WS5, FN_MSIOF1_SYNC_C, FN_TS_SCK0, FN_GLO_I1,
5960 FN_MSIOF2_TXD_D, FN_VI1_R3_B,
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02005961 0, 0, ))
Marek Vasut427c75d2018-01-17 17:14:45 +01005962 },
5963 { PINMUX_CFG_REG_VAR("IPSR6", 0xE6060038, 32,
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02005964 GROUP(2, 3, 3, 3, 2, 3, 2, 2, 2, 2, 2, 3, 3),
5965 GROUP(
Marek Vasut427c75d2018-01-17 17:14:45 +01005966 /* IP6_31_30 [2] */
5967 0, 0, 0, 0,
5968 /* IP6_29_27 [3] */
5969 FN_IRQ8, FN_HRTS1_N_C, FN_MSIOF1_RXD_B,
5970 FN_GPS_SIGN_C, FN_GPS_SIGN_D,
5971 0, 0, 0,
5972 /* IP6_26_24 [3] */
5973 FN_IRQ7, FN_HCTS1_N_C, FN_MSIOF1_TXD_B,
5974 FN_GPS_CLK_C, FN_GPS_CLK_D,
5975 0, 0, 0,
5976 /* IP6_23_21 [3] */
5977 FN_IRQ6, FN_HSCK1_C, FN_MSIOF1_SS2_B,
5978 FN_I2C1_SDA_E, FN_MSIOF2_SYNC_E,
5979 0, 0, 0,
5980 /* IP6_20_19 [2] */
5981 FN_IRQ5, FN_HTX1_C, FN_I2C1_SCL_E, FN_MSIOF2_SCK_E,
5982 /* IP6_18_16 [3] */
5983 FN_IRQ4, FN_HRX1_C, FN_I2C4_SDA_C, FN_MSIOF2_RXD_E,
5984 FN_INTC_IRQ4_N, 0, 0, 0,
5985 /* IP6_15_14 [2] */
5986 FN_IRQ3, FN_I2C4_SCL_C, FN_MSIOF2_TXD_E, FN_INTC_IRQ3_N,
5987 /* IP6_13_12 [2] */
5988 FN_IRQ2, FN_SCIFB1_TXD_D, FN_INTC_IRQ2_N, 0,
5989 /* IP6_11_10 [2] */
5990 FN_IRQ1, FN_SCIFB1_SCK_C, FN_INTC_IRQ1_N, 0,
5991 /* IP6_9_8 [2] */
5992 FN_IRQ0, FN_SCIFB1_RXD_D, FN_INTC_IRQ0_N, 0,
5993 /* IP6_7_6 [2] */
5994 FN_AUDIO_CLKOUT, FN_MSIOF1_SS1_B, FN_TX2, FN_SCIFA2_TXD,
5995 /* IP6_5_3 [3] */
5996 FN_AUDIO_CLKC, FN_SCIFB0_SCK_C, FN_MSIOF1_SYNC_B, FN_RX2,
5997 FN_SCIFA2_RXD, FN_FMIN_E,
5998 0, 0,
5999 /* IP6_2_0 [3] */
6000 FN_AUDIO_CLKB, FN_STP_OPWM_0_B, FN_MSIOF1_SCK_B,
6001 FN_SCIF_CLK, FN_DVC_MUTE, FN_BPFCLK_E,
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02006002 0, 0, ))
Marek Vasut427c75d2018-01-17 17:14:45 +01006003 },
6004 { PINMUX_CFG_REG_VAR("IPSR7", 0xE606003C, 32,
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02006005 GROUP(2, 3, 3, 3, 2, 2, 2, 2, 2, 2, 3, 3, 3),
6006 GROUP(
Marek Vasut427c75d2018-01-17 17:14:45 +01006007 /* IP7_31_30 [2] */
6008 0, 0, 0, 0,
6009 /* IP7_29_27 [3] */
6010 FN_DU1_DG2, FN_LCDOUT10, FN_VI1_DATA4_B, FN_SCIF1_SCK_B,
6011 FN_SCIFA1_SCK, FN_SSI_SCK78_B,
6012 0, 0,
6013 /* IP7_26_24 [3] */
6014 FN_DU1_DG1, FN_LCDOUT9, FN_VI1_DATA3_B, FN_RX1_B,
6015 FN_SCIFA1_RXD_B, FN_MSIOF2_SS2_B,
6016 0, 0,
6017 /* IP7_23_21 [3] */
6018 FN_DU1_DG0, FN_LCDOUT8, FN_VI1_DATA2_B, FN_TX1_B,
6019 FN_SCIFA1_TXD_B, FN_MSIOF2_SS1_B,
6020 0, 0,
6021 /* IP7_20_19 [2] */
6022 FN_DU1_DR7, FN_LCDOUT7, FN_SSI_SDATA1_B, 0,
6023 /* IP7_18_17 [2] */
6024 FN_DU1_DR6, FN_LCDOUT6, FN_SSI_WS1_B, 0,
6025 /* IP7_16_15 [2] */
6026 FN_DU1_DR5, FN_LCDOUT5, FN_SSI_SCK1_B, 0,
6027 /* IP7_14_13 [2] */
6028 FN_DU1_DR4, FN_LCDOUT4, FN_SSI_SDATA0_B, 0,
6029 /* IP7_12_11 [2] */
6030 FN_DU1_DR3, FN_LCDOUT3, FN_SSI_WS0129_B, 0,
6031 /* IP7_10_9 [2] */
6032 FN_DU1_DR2, FN_LCDOUT2, FN_SSI_SCK0129_B, 0,
6033 /* IP7_8_6 [3] */
6034 FN_DU1_DR1, FN_LCDOUT1, FN_VI1_DATA1_B, FN_RX0_B,
6035 FN_SCIFA0_RXD_B, FN_MSIOF2_SYNC_B,
6036 0, 0,
6037 /* IP7_5_3 [3] */
6038 FN_DU1_DR0, FN_LCDOUT0, FN_VI1_DATA0_B, FN_TX0_B,
6039 FN_SCIFA0_TXD_B, FN_MSIOF2_SCK_B,
6040 0, 0,
6041 /* IP7_2_0 [3] */
6042 FN_IRQ9, FN_DU1_DOTCLKIN_B, FN_CAN_CLK_D, FN_GPS_MAG_C,
6043 FN_SCIF_CLK_B, FN_GPS_MAG_D,
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02006044 0, 0, ))
Marek Vasut427c75d2018-01-17 17:14:45 +01006045 },
6046 { PINMUX_CFG_REG_VAR("IPSR8", 0xE6060040, 32,
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02006047 GROUP(1, 3, 2, 2, 3, 3, 3, 3, 3, 3, 3, 3),
6048 GROUP(
Marek Vasut427c75d2018-01-17 17:14:45 +01006049 /* IP8_31 [1] */
6050 0, 0,
6051 /* IP8_30_28 [3] */
6052 FN_DU1_DB5, FN_LCDOUT21, FN_TX3, FN_SCIFA3_TXD, FN_CAN1_TX,
6053 0, 0, 0,
6054 /* IP8_27_26 [2] */
6055 FN_DU1_DB4, FN_LCDOUT20, FN_VI1_FIELD_B, FN_CAN1_RX,
6056 /* IP8_25_24 [2] */
6057 FN_DU1_DB3, FN_LCDOUT19, FN_VI1_CLKENB_B, 0,
6058 /* IP8_23_21 [3] */
6059 FN_DU1_DB2, FN_LCDOUT18, FN_VI1_VSYNC_N_B, FN_SCIF2_SCK_B,
6060 FN_SCIFA2_SCK, FN_SSI_SDATA9_B,
6061 0, 0,
6062 /* IP8_20_18 [3] */
6063 FN_DU1_DB1, FN_LCDOUT17, FN_VI1_HSYNC_N_B, FN_RX2_B,
6064 FN_SCIFA2_RXD_B, FN_MSIOF2_RXD_B,
6065 0, 0,
6066 /* IP8_17_15 [3] */
6067 FN_DU1_DB0, FN_LCDOUT16, FN_VI1_CLK_B, FN_TX2_B,
6068 FN_SCIFA2_TXD_B, FN_MSIOF2_TXD_B,
6069 0, 0,
6070 /* IP8_14_12 [3] */
6071 FN_DU1_DG7, FN_LCDOUT15, FN_HTX0_B,
6072 FN_SCIFB2_RTS_N_B, FN_SSI_WS9_B,
6073 0, 0, 0,
6074 /* IP8_11_9 [3] */
6075 FN_DU1_DG6, FN_LCDOUT14, FN_HRTS0_N_B,
6076 FN_SCIFB2_CTS_N_B, FN_SSI_SCK9_B,
6077 0, 0, 0,
6078 /* IP8_8_6 [3] */
6079 FN_DU1_DG5, FN_LCDOUT13, FN_VI1_DATA7_B, FN_HCTS0_N_B,
6080 FN_SCIFB2_TXD_B, FN_SSI_SDATA8_B,
6081 0, 0,
6082 /* IP8_5_3 [3] */
6083 FN_DU1_DG4, FN_LCDOUT12, FN_VI1_DATA6_B, FN_HRX0_B,
6084 FN_SCIFB2_RXD_B, FN_SSI_SDATA7_B,
6085 0, 0,
6086 /* IP8_2_0 [3] */
6087 FN_DU1_DG3, FN_LCDOUT11, FN_VI1_DATA5_B, 0, FN_SSI_WS78_B,
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02006088 0, 0, 0, ))
Marek Vasut427c75d2018-01-17 17:14:45 +01006089 },
6090 { PINMUX_CFG_REG_VAR("IPSR9", 0xE6060044, 32,
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02006091 GROUP(3, 2, 2, 2, 2, 2, 2, 1, 3, 1, 1, 3,
6092 1, 1, 3, 3),
6093 GROUP(
Marek Vasut427c75d2018-01-17 17:14:45 +01006094 /* IP9_31_29 [3] */
6095 FN_VI0_G0, FN_IIC1_SCL, FN_STP_IVCXO27_0_C, FN_I2C4_SCL,
6096 FN_HCTS2_N, FN_SCIFB2_CTS_N, FN_ATAWR1_N, 0,
6097 /* IP9_28_27 [2] */
6098 FN_VI0_DATA3_VI0_B3, FN_SCIF3_SCK_B, FN_SCIFA3_SCK_B, 0,
6099 /* IP9_26_25 [2] */
6100 FN_VI0_VSYNC_N, FN_RX5, FN_SCIFA5_RXD, FN_TS_SPSYNC0_D,
6101 /* IP9_24_23 [2] */
6102 FN_VI0_HSYNC_N, FN_TX5, FN_SCIFA5_TXD, FN_TS_SDEN0_D,
6103 /* IP9_22_21 [2] */
6104 FN_VI0_FIELD, FN_RX4, FN_SCIFA4_RXD, FN_TS_SCK0_D,
6105 /* IP9_20_19 [2] */
6106 FN_VI0_CLKENB, FN_TX4, FN_SCIFA4_TXD, FN_TS_SDATA0_D,
6107 /* IP9_18_17 [2] */
6108 FN_DU1_CDE, FN_QPOLB, FN_PWM4_B, 0,
6109 /* IP9_16 [1] */
6110 FN_DU1_DISP, FN_QPOLA,
6111 /* IP9_15_13 [3] */
6112 FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, FN_QCPV_QDE,
6113 FN_CAN0_RX, FN_RX3_B, FN_I2C2_SDA_B,
6114 0, 0, 0,
6115 /* IP9_12 [1] */
6116 FN_DU1_EXVSYNC_DU1_VSYNC, FN_QSTB_QHE,
6117 /* IP9_11 [1] */
6118 FN_DU1_EXHSYNC_DU1_HSYNC, FN_QSTH_QHS,
6119 /* IP9_10_8 [3] */
6120 FN_DU1_DOTCLKOUT1, FN_QSTVB_QVE, FN_CAN0_TX,
6121 FN_TX3_B, FN_I2C2_SCL_B, FN_PWM4,
6122 0, 0,
6123 /* IP9_7 [1] */
6124 FN_DU1_DOTCLKOUT0, FN_QCLK,
6125 /* IP9_6 [1] */
6126 FN_DU1_DOTCLKIN, FN_QSTVA_QVS,
6127 /* IP9_5_3 [3] */
6128 FN_DU1_DB7, FN_LCDOUT23, FN_I2C3_SDA_C,
6129 FN_SCIF3_SCK, FN_SCIFA3_SCK,
6130 0, 0, 0,
6131 /* IP9_2_0 [3] */
6132 FN_DU1_DB6, FN_LCDOUT22, FN_I2C3_SCL_C, FN_RX3, FN_SCIFA3_RXD,
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02006133 0, 0, 0, ))
Marek Vasut427c75d2018-01-17 17:14:45 +01006134 },
6135 { PINMUX_CFG_REG_VAR("IPSR10", 0xE6060048, 32,
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02006136 GROUP(3, 2, 2, 3, 3, 2, 2, 3, 3, 3, 3, 3),
6137 GROUP(
Marek Vasut427c75d2018-01-17 17:14:45 +01006138 /* IP10_31_29 [3] */
6139 FN_VI0_R4, FN_VI2_DATA5, FN_GLO_SCLK_B, FN_TX0_C, FN_I2C1_SCL_D,
6140 0, 0, 0,
6141 /* IP10_28_27 [2] */
6142 FN_VI0_R3, FN_VI2_DATA4, FN_GLO_Q1_B, FN_TS_SPSYNC0_C,
6143 /* IP10_26_25 [2] */
6144 FN_VI0_R2, FN_VI2_DATA3, FN_GLO_Q0_B, FN_TS_SDEN0_C,
6145 /* IP10_24_22 [3] */
6146 FN_VI0_R1, FN_VI2_DATA2, FN_GLO_I1_B, FN_TS_SCK0_C, FN_ATAG1_N,
6147 0, 0, 0,
6148 /* IP10_21_19 [3] */
6149 FN_VI0_R0, FN_VI2_DATA1, FN_GLO_I0_B,
6150 FN_TS_SDATA0_C, FN_ATACS11_N,
6151 0, 0, 0,
6152 /* IP10_18_17 [2] */
6153 FN_VI0_G7, FN_VI2_DATA0, FN_FMIN_D, 0,
6154 /* IP10_16_15 [2] */
6155 FN_VI0_G6, FN_VI2_CLK, FN_BPFCLK_D, 0,
6156 /* IP10_14_12 [3] */
6157 FN_VI0_G5, FN_VI2_FIELD, FN_STP_OPWM_0_C, FN_FMCLK_D,
6158 FN_CAN0_TX_E, FN_HTX1_D, FN_SCIFB0_TXD_D, 0,
6159 /* IP10_11_9 [3] */
6160 FN_VI0_G4, FN_VI2_CLKENB, FN_STP_ISSYNC_0_C,
6161 FN_HTX2, FN_SCIFB2_TXD, FN_SCIFB0_SCK_D,
6162 0, 0,
6163 /* IP10_8_6 [3] */
6164 FN_VI0_G3, FN_VI2_VSYNC_N, FN_STP_ISEN_0_C, FN_I2C3_SDA_B,
6165 FN_HRX2, FN_SCIFB2_RXD, FN_ATACS01_N, 0,
6166 /* IP10_5_3 [3] */
6167 FN_VI0_G2, FN_VI2_HSYNC_N, FN_STP_ISD_0_C, FN_I2C3_SCL_B,
6168 FN_HSCK2, FN_SCIFB2_SCK, FN_ATARD1_N, 0,
6169 /* IP10_2_0 [3] */
6170 FN_VI0_G1, FN_IIC1_SDA, FN_STP_ISCLK_0_C, FN_I2C4_SDA,
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02006171 FN_HRTS2_N, FN_SCIFB2_RTS_N, FN_ATADIR1_N, 0, ))
Marek Vasut427c75d2018-01-17 17:14:45 +01006172 },
6173 { PINMUX_CFG_REG_VAR("IPSR11", 0xE606004C, 32,
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02006174 GROUP(2, 2, 1, 1, 1, 1, 1, 1, 1, 1, 1, 2,
6175 2, 3, 3, 3, 3, 3),
6176 GROUP(
Marek Vasut427c75d2018-01-17 17:14:45 +01006177 /* IP11_31_30 [2] */
6178 FN_ETH_CRS_DV, FN_AVB_LINK, FN_I2C2_SDA_C, 0,
6179 /* IP11_29_28 [2] */
6180 FN_ETH_MDIO, FN_AVB_RX_CLK, FN_I2C2_SCL_C, 0,
6181 /* IP11_27 [1] */
6182 FN_VI1_DATA7, FN_AVB_MDC,
6183 /* IP11_26 [1] */
6184 FN_VI1_DATA6, FN_AVB_MAGIC,
6185 /* IP11_25 [1] */
6186 FN_VI1_DATA5, FN_AVB_RX_DV,
6187 /* IP11_24 [1] */
6188 FN_VI1_DATA4, FN_AVB_MDIO,
6189 /* IP11_23 [1] */
6190 FN_VI1_DATA3, FN_AVB_RX_ER,
6191 /* IP11_22 [1] */
6192 FN_VI1_DATA2, FN_AVB_RXD7,
6193 /* IP11_21 [1] */
6194 FN_VI1_DATA1, FN_AVB_RXD6,
6195 /* IP11_20 [1] */
6196 FN_VI1_DATA0, FN_AVB_RXD5,
6197 /* IP11_19 [1] */
6198 FN_VI1_CLK, FN_AVB_RXD4,
6199 /* IP11_18_17 [2] */
6200 FN_VI1_FIELD, FN_AVB_RXD3, FN_TS_SPSYNC0_B, 0,
6201 /* IP11_16_15 [2] */
6202 FN_VI1_CLKENB, FN_AVB_RXD2, FN_TS_SDEN0_B, 0,
6203 /* IP11_14_12 [3] */
6204 FN_VI1_VSYNC_N, FN_AVB_RXD1, FN_TS_SCK0_B,
6205 FN_RX4_B, FN_SCIFA4_RXD_B,
6206 0, 0, 0,
6207 /* IP11_11_9 [3] */
6208 FN_VI1_HSYNC_N, FN_AVB_RXD0, FN_TS_SDATA0_B,
6209 FN_TX4_B, FN_SCIFA4_TXD_B,
6210 0, 0, 0,
6211 /* IP11_8_6 [3] */
6212 FN_VI0_R7, FN_GLO_RFON_B, FN_RX1_C, FN_CAN0_RX_E,
6213 FN_I2C4_SDA_B, FN_HRX1_D, FN_SCIFB0_RXD_D, 0,
6214 /* IP11_5_3 [3] */
6215 FN_VI0_R6, FN_VI2_DATA7, FN_GLO_SS_B, FN_TX1_C, FN_I2C4_SCL_B,
6216 0, 0, 0,
6217 /* IP11_2_0 [3] */
6218 FN_VI0_R5, FN_VI2_DATA6, FN_GLO_SDATA_B, FN_RX0_C,
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02006219 FN_I2C1_SDA_D, 0, 0, 0, ))
Marek Vasut427c75d2018-01-17 17:14:45 +01006220 },
6221 { PINMUX_CFG_REG_VAR("IPSR12", 0xE6060050, 32,
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02006222 GROUP(2, 3, 3, 2, 2, 2, 2, 3, 3, 3, 3, 2, 2),
6223 GROUP(
Marek Vasut427c75d2018-01-17 17:14:45 +01006224 /* IP12_31_30 [2] */
6225 0, 0, 0, 0,
6226 /* IP12_29_27 [3] */
6227 FN_STP_ISCLK_0, FN_AVB_TX_EN, FN_SCIFB2_RXD_D,
6228 FN_ADICS_SAMP_B, FN_MSIOF0_SCK_C,
6229 0, 0, 0,
6230 /* IP12_26_24 [3] */
6231 FN_STP_IVCXO27_0, FN_AVB_TXD7, FN_SCIFB2_TXD_D,
6232 FN_ADIDATA_B, FN_MSIOF0_SYNC_C,
6233 0, 0, 0,
6234 /* IP12_23_22 [2] */
6235 FN_ETH_MDC, FN_AVB_TXD6, FN_IERX_C, 0,
6236 /* IP12_21_20 [2] */
6237 FN_ETH_TXD0, FN_AVB_TXD5, FN_IECLK_C, 0,
6238 /* IP12_19_18 [2] */
6239 FN_ETH_MAGIC, FN_AVB_TXD4, FN_IETX_C, 0,
6240 /* IP12_17_16 [2] */
6241 FN_ETH_TX_EN, FN_AVB_TXD3, FN_TCLK1_B, FN_CAN_CLK_B,
6242 /* IP12_15_13 [3] */
6243 FN_ETH_TXD1, FN_AVB_TXD2, FN_SCIFA3_TXD_B,
6244 FN_CAN1_TX_C, FN_MSIOF1_TXD_E,
6245 0, 0, 0,
6246 /* IP12_12_10 [3] */
6247 FN_ETH_REFCLK, FN_AVB_TXD1, FN_SCIFA3_RXD_B,
6248 FN_CAN1_RX_C, FN_MSIOF1_SYNC_E,
6249 0, 0, 0,
6250 /* IP12_9_7 [3] */
6251 FN_ETH_LINK, FN_AVB_TXD0, FN_CAN0_RX_C,
6252 FN_I2C2_SDA_D, FN_MSIOF1_SCK_E,
6253 0, 0, 0,
6254 /* IP12_6_4 [3] */
6255 FN_ETH_RXD1, FN_AVB_GTXREFCLK, FN_CAN0_TX_C,
6256 FN_I2C2_SCL_D, FN_MSIOF1_RXD_E,
6257 0, 0, 0,
6258 /* IP12_3_2 [2] */
6259 FN_ETH_RXD0, FN_AVB_PHY_INT, FN_I2C3_SDA, FN_IIC0_SDA,
6260 /* IP12_1_0 [2] */
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02006261 FN_ETH_RX_ER, FN_AVB_CRS, FN_I2C3_SCL, FN_IIC0_SCL, ))
Marek Vasut427c75d2018-01-17 17:14:45 +01006262 },
6263 { PINMUX_CFG_REG_VAR("IPSR13", 0xE6060054, 32,
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02006264 GROUP(1, 3, 1, 1, 1, 2, 1, 3, 3, 1, 1, 1,
6265 1, 1, 1, 3, 2, 2, 3),
6266 GROUP(
Marek Vasut427c75d2018-01-17 17:14:45 +01006267 /* IP13_31 [1] */
6268 0, 0,
6269 /* IP13_30_28 [3] */
6270 FN_SD1_CD, FN_PWM0, FN_TPU_TO0, FN_I2C1_SCL_C,
6271 0, 0, 0, 0,
6272 /* IP13_27 [1] */
6273 FN_SD1_DATA3, FN_IERX_B,
6274 /* IP13_26 [1] */
6275 FN_SD1_DATA2, FN_IECLK_B,
6276 /* IP13_25 [1] */
6277 FN_SD1_DATA1, FN_IETX_B,
6278 /* IP13_24_23 [2] */
6279 FN_SD1_DATA0, FN_SPEEDIN_B, 0, 0,
6280 /* IP13_22 [1] */
6281 FN_SD1_CMD, FN_REMOCON_B,
6282 /* IP13_21_19 [3] */
6283 FN_SD0_WP, FN_MMC_D7_B, FN_SIM0_D_B, FN_CAN0_TX_F,
6284 FN_SCIFA5_RXD_B, FN_RX3_C,
6285 0, 0,
6286 /* IP13_18_16 [3] */
6287 FN_SD0_CD, FN_MMC_D6_B, FN_SIM0_RST_B, FN_CAN0_RX_F,
6288 FN_SCIFA5_TXD_B, FN_TX3_C,
6289 0, 0,
6290 /* IP13_15 [1] */
6291 FN_SD0_DATA3, FN_SSL_B,
6292 /* IP13_14 [1] */
6293 FN_SD0_DATA2, FN_IO3_B,
6294 /* IP13_13 [1] */
6295 FN_SD0_DATA1, FN_IO2_B,
6296 /* IP13_12 [1] */
6297 FN_SD0_DATA0, FN_MISO_IO1_B,
6298 /* IP13_11 [1] */
6299 FN_SD0_CMD, FN_MOSI_IO0_B,
6300 /* IP13_10 [1] */
6301 FN_SD0_CLK, FN_SPCLK_B,
6302 /* IP13_9_7 [3] */
6303 FN_STP_OPWM_0, FN_AVB_GTX_CLK, FN_PWM0_B,
6304 FN_ADICHS2_B, FN_MSIOF0_TXD_C,
6305 0, 0, 0,
6306 /* IP13_6_5 [2] */
6307 FN_STP_ISSYNC_0, FN_AVB_COL, FN_ADICHS1_B, FN_MSIOF0_RXD_C,
6308 /* IP13_4_3 [2] */
6309 FN_STP_ISEN_0, FN_AVB_TX_CLK, FN_ADICHS0_B, FN_MSIOF0_SS2_C,
6310 /* IP13_2_0 [3] */
6311 FN_STP_ISD_0, FN_AVB_TX_ER, FN_SCIFB2_SCK_C,
6312 FN_ADICLK_B, FN_MSIOF0_SS1_C,
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02006313 0, 0, 0, ))
Marek Vasut427c75d2018-01-17 17:14:45 +01006314 },
6315 { PINMUX_CFG_REG_VAR("IPSR14", 0xE6060058, 32,
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02006316 GROUP(3, 3, 3, 3, 3, 3, 3, 3, 1, 1, 1, 1,
6317 1, 1, 2),
6318 GROUP(
Marek Vasut427c75d2018-01-17 17:14:45 +01006319 /* IP14_31_29 [3] */
6320 FN_MSIOF0_SS2, FN_MMC_D7, FN_ADICHS2, FN_RX0_E,
6321 FN_VI1_VSYNC_N_C, FN_IIC0_SDA_C, FN_VI1_G5_B, 0,
6322 /* IP14_28_26 [3] */
6323 FN_MSIOF0_SS1, FN_MMC_D6, FN_ADICHS1, FN_TX0_E,
6324 FN_VI1_HSYNC_N_C, FN_IIC0_SCL_C, FN_VI1_G4_B, 0,
6325 /* IP14_25_23 [3] */
6326 FN_MSIOF0_RXD, FN_ADICHS0, 0, FN_VI1_DATA0_C, FN_VI1_G3_B,
6327 0, 0, 0,
6328 /* IP14_22_20 [3] */
6329 FN_MSIOF0_TXD, FN_ADICLK, 0, FN_VI1_FIELD_C, FN_VI1_G2_B,
6330 0, 0, 0,
6331 /* IP14_19_17 [3] */
6332 FN_MSIOF0_SYNC, FN_TX2_C, FN_ADICS_SAMP, 0,
6333 FN_VI1_CLKENB_C, FN_VI1_G1_B,
6334 0, 0,
6335 /* IP14_16_14 [3] */
6336 FN_MSIOF0_SCK, FN_RX2_C, FN_ADIDATA, 0,
6337 FN_VI1_CLK_C, FN_VI1_G0_B,
6338 0, 0,
6339 /* IP14_13_11 [3] */
6340 FN_SD2_WP, FN_MMC_D5, FN_IIC1_SDA_C, FN_RX5_B, FN_SCIFA5_RXD_C,
6341 0, 0, 0,
6342 /* IP14_10_8 [3] */
6343 FN_SD2_CD, FN_MMC_D4, FN_IIC1_SCL_C, FN_TX5_B, FN_SCIFA5_TXD_C,
6344 0, 0, 0,
6345 /* IP14_7 [1] */
6346 FN_SD2_DATA3, FN_MMC_D3,
6347 /* IP14_6 [1] */
6348 FN_SD2_DATA2, FN_MMC_D2,
6349 /* IP14_5 [1] */
6350 FN_SD2_DATA1, FN_MMC_D1,
6351 /* IP14_4 [1] */
6352 FN_SD2_DATA0, FN_MMC_D0,
6353 /* IP14_3 [1] */
6354 FN_SD2_CMD, FN_MMC_CMD,
6355 /* IP14_2 [1] */
6356 FN_SD2_CLK, FN_MMC_CLK,
6357 /* IP14_1_0 [2] */
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02006358 FN_SD1_WP, FN_PWM1_B, FN_I2C1_SDA_C, 0, ))
Marek Vasut427c75d2018-01-17 17:14:45 +01006359 },
6360 { PINMUX_CFG_REG_VAR("IPSR15", 0xE606005C, 32,
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02006361 GROUP(2, 3, 3, 3, 3, 3, 3, 3, 3, 2, 2, 2),
6362 GROUP(
Marek Vasut427c75d2018-01-17 17:14:45 +01006363 /* IP15_31_30 [2] */
6364 0, 0, 0, 0,
6365 /* IP15_29_27 [3] */
6366 FN_HTX0, FN_SCIFB0_TXD, 0, FN_GLO_SCLK_C,
6367 FN_CAN0_TX_B, FN_VI1_DATA5_C,
6368 0, 0,
6369 /* IP15_26_24 [3] */
6370 FN_HRX0, FN_SCIFB0_RXD, 0, FN_GLO_Q1_C,
6371 FN_CAN0_RX_B, FN_VI1_DATA4_C,
6372 0, 0,
6373 /* IP15_23_21 [3] */
6374 FN_HSCK0, FN_SCIFB0_SCK, 0, FN_GLO_Q0_C, FN_CAN_CLK,
6375 FN_TCLK2, FN_VI1_DATA3_C, 0,
6376 /* IP15_20_18 [3] */
6377 FN_HRTS0_N, FN_SCIFB0_RTS_N, 0, FN_GLO_I1_C, FN_VI1_DATA2_C,
6378 0, 0, 0,
6379 /* IP15_17_15 [3] */
6380 FN_HCTS0_N, FN_SCIFB0_CTS_N, 0, FN_GLO_I0_C,
6381 FN_TCLK1, FN_VI1_DATA1_C,
6382 0, 0,
6383 /* IP15_14_12 [3] */
6384 FN_GPS_MAG, FN_RX4_C, FN_SCIFA4_RXD_C, FN_PWM6,
6385 FN_VI1_G7_B, FN_SCIFA3_SCK_C,
6386 0, 0,
6387 /* IP15_11_9 [3] */
6388 FN_GPS_SIGN, FN_TX4_C, FN_SCIFA4_TXD_C, FN_PWM5,
6389 FN_VI1_G6_B, FN_SCIFA3_RXD_C,
6390 0, 0,
6391 /* IP15_8_6 [3] */
6392 FN_GPS_CLK, FN_DU1_DOTCLKIN_C, FN_AUDIO_CLKB_B,
6393 FN_PWM5_B, FN_SCIFA3_TXD_C,
6394 0, 0, 0,
6395 /* IP15_5_4 [2] */
6396 FN_SIM0_D, FN_IERX, FN_CAN1_RX_D, 0,
6397 /* IP15_3_2 [2] */
6398 FN_SIM0_CLK, FN_IECLK, FN_CAN_CLK_C, 0,
6399 /* IP15_1_0 [2] */
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02006400 FN_SIM0_RST, FN_IETX, FN_CAN1_TX_D, 0, ))
Marek Vasut427c75d2018-01-17 17:14:45 +01006401 },
6402 { PINMUX_CFG_REG_VAR("IPSR16", 0xE6060160, 32,
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02006403 GROUP(4, 4, 4, 4, 4, 2, 2, 2, 3, 3),
6404 GROUP(
Marek Vasut427c75d2018-01-17 17:14:45 +01006405 /* IP16_31_28 [4] */
6406 0, 0, 0, 0, 0, 0, 0, 0,
6407 0, 0, 0, 0, 0, 0, 0, 0,
6408 /* IP16_27_24 [4] */
6409 0, 0, 0, 0, 0, 0, 0, 0,
6410 0, 0, 0, 0, 0, 0, 0, 0,
6411 /* IP16_23_20 [4] */
6412 0, 0, 0, 0, 0, 0, 0, 0,
6413 0, 0, 0, 0, 0, 0, 0, 0,
6414 /* IP16_19_16 [4] */
6415 0, 0, 0, 0, 0, 0, 0, 0,
6416 0, 0, 0, 0, 0, 0, 0, 0,
6417 /* IP16_15_12 [4] */
6418 0, 0, 0, 0, 0, 0, 0, 0,
6419 0, 0, 0, 0, 0, 0, 0, 0,
6420 /* IP16_11_10 [2] */
6421 FN_HRTS1_N, FN_SCIFB1_RTS_N, FN_MLB_DAT, FN_CAN1_RX_B,
6422 /* IP16_9_8 [2] */
6423 FN_HCTS1_N, FN_SCIFB1_CTS_N, FN_MLB_SIG, FN_CAN1_TX_B,
6424 /* IP16_7_6 [2] */
6425 FN_HSCK1, FN_SCIFB1_SCK, FN_MLB_CLK, FN_GLO_RFON_C,
6426 /* IP16_5_3 [3] */
6427 FN_HTX1, FN_SCIFB1_TXD, FN_VI1_R1_B,
6428 FN_GLO_SS_C, FN_VI1_DATA7_C,
6429 0, 0, 0,
6430 /* IP16_2_0 [3] */
6431 FN_HRX1, FN_SCIFB1_RXD, FN_VI1_R0_B,
6432 FN_GLO_SDATA_C, FN_VI1_DATA6_C,
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02006433 0, 0, 0, ))
Marek Vasut427c75d2018-01-17 17:14:45 +01006434 },
6435 { PINMUX_CFG_REG_VAR("MOD_SEL", 0xE6060090, 32,
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02006436 GROUP(1, 2, 2, 2, 3, 2, 1, 1, 1, 1, 3, 2,
6437 2, 2, 1, 2, 2, 2),
6438 GROUP(
Marek Vasut427c75d2018-01-17 17:14:45 +01006439 /* RESERVED [1] */
6440 0, 0,
6441 /* SEL_SCIF1 [2] */
6442 FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, FN_SEL_SCIF1_3,
6443 /* SEL_SCIFB [2] */
6444 FN_SEL_SCIFB_0, FN_SEL_SCIFB_1, FN_SEL_SCIFB_2, FN_SEL_SCIFB_3,
6445 /* SEL_SCIFB2 [2] */
6446 FN_SEL_SCIFB2_0, FN_SEL_SCIFB2_1,
6447 FN_SEL_SCIFB2_2, FN_SEL_SCIFB2_3,
6448 /* SEL_SCIFB1 [3] */
6449 FN_SEL_SCIFB1_0, FN_SEL_SCIFB1_1,
6450 FN_SEL_SCIFB1_2, FN_SEL_SCIFB1_3,
6451 0, 0, 0, 0,
6452 /* SEL_SCIFA1 [2] */
6453 FN_SEL_SCIFA1_0, FN_SEL_SCIFA1_1, FN_SEL_SCIFA1_2, 0,
6454 /* SEL_SSI9 [1] */
6455 FN_SEL_SSI9_0, FN_SEL_SSI9_1,
6456 /* SEL_SCFA [1] */
6457 FN_SEL_SCFA_0, FN_SEL_SCFA_1,
6458 /* SEL_QSP [1] */
6459 FN_SEL_QSP_0, FN_SEL_QSP_1,
6460 /* SEL_SSI7 [1] */
6461 FN_SEL_SSI7_0, FN_SEL_SSI7_1,
6462 /* SEL_HSCIF1 [3] */
6463 FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1, FN_SEL_HSCIF1_2,
6464 FN_SEL_HSCIF1_3, FN_SEL_HSCIF1_4,
6465 0, 0, 0,
6466 /* RESERVED [2] */
6467 0, 0, 0, 0,
6468 /* SEL_VI1 [2] */
6469 FN_SEL_VI1_0, FN_SEL_VI1_1, FN_SEL_VI1_2, 0,
6470 /* RESERVED [2] */
6471 0, 0, 0, 0,
6472 /* SEL_TMU [1] */
6473 FN_SEL_TMU1_0, FN_SEL_TMU1_1,
6474 /* SEL_LBS [2] */
6475 FN_SEL_LBS_0, FN_SEL_LBS_1, FN_SEL_LBS_2, FN_SEL_LBS_3,
6476 /* SEL_TSIF0 [2] */
6477 FN_SEL_TSIF0_0, FN_SEL_TSIF0_1, FN_SEL_TSIF0_2, FN_SEL_TSIF0_3,
6478 /* SEL_SOF0 [2] */
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02006479 FN_SEL_SOF0_0, FN_SEL_SOF0_1, FN_SEL_SOF0_2, 0, ))
Marek Vasut427c75d2018-01-17 17:14:45 +01006480 },
6481 { PINMUX_CFG_REG_VAR("MOD_SEL2", 0xE6060094, 32,
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02006482 GROUP(3, 1, 1, 3, 2, 1, 1, 2, 2, 1, 3, 2,
6483 1, 2, 2, 2, 1, 1, 1),
6484 GROUP(
Marek Vasut427c75d2018-01-17 17:14:45 +01006485 /* SEL_SCIF0 [3] */
6486 FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2,
6487 FN_SEL_SCIF0_3, FN_SEL_SCIF0_4,
6488 0, 0, 0,
6489 /* RESERVED [1] */
6490 0, 0,
6491 /* SEL_SCIF [1] */
6492 FN_SEL_SCIF_0, FN_SEL_SCIF_1,
6493 /* SEL_CAN0 [3] */
6494 FN_SEL_CAN0_0, FN_SEL_CAN0_1, FN_SEL_CAN0_2, FN_SEL_CAN0_3,
6495 FN_SEL_CAN0_4, FN_SEL_CAN0_5,
6496 0, 0,
6497 /* SEL_CAN1 [2] */
6498 FN_SEL_CAN1_0, FN_SEL_CAN1_1, FN_SEL_CAN1_2, FN_SEL_CAN1_3,
6499 /* RESERVED [1] */
6500 0, 0,
6501 /* SEL_SCIFA2 [1] */
6502 FN_SEL_SCIFA2_0, FN_SEL_SCIFA2_1,
6503 /* SEL_SCIF4 [2] */
6504 FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2, 0,
6505 /* RESERVED [2] */
6506 0, 0, 0, 0,
6507 /* SEL_ADG [1] */
6508 FN_SEL_ADG_0, FN_SEL_ADG_1,
6509 /* SEL_FM [3] */
6510 FN_SEL_FM_0, FN_SEL_FM_1, FN_SEL_FM_2,
6511 FN_SEL_FM_3, FN_SEL_FM_4,
6512 0, 0, 0,
6513 /* SEL_SCIFA5 [2] */
6514 FN_SEL_SCIFA5_0, FN_SEL_SCIFA5_1, FN_SEL_SCIFA5_2, 0,
6515 /* RESERVED [1] */
6516 0, 0,
6517 /* SEL_GPS [2] */
6518 FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2, FN_SEL_GPS_3,
6519 /* SEL_SCIFA4 [2] */
6520 FN_SEL_SCIFA4_0, FN_SEL_SCIFA4_1, FN_SEL_SCIFA4_2, 0,
6521 /* SEL_SCIFA3 [2] */
6522 FN_SEL_SCIFA3_0, FN_SEL_SCIFA3_1, FN_SEL_SCIFA3_2, 0,
6523 /* SEL_SIM [1] */
6524 FN_SEL_SIM_0, FN_SEL_SIM_1,
6525 /* RESERVED [1] */
6526 0, 0,
6527 /* SEL_SSI8 [1] */
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02006528 FN_SEL_SSI8_0, FN_SEL_SSI8_1, ))
Marek Vasut427c75d2018-01-17 17:14:45 +01006529 },
6530 { PINMUX_CFG_REG_VAR("MOD_SEL3", 0xE6060098, 32,
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02006531 GROUP(2, 2, 2, 2, 2, 2, 2, 2, 1, 1, 2, 2,
6532 3, 2, 2, 2, 1),
6533 GROUP(
Marek Vasut427c75d2018-01-17 17:14:45 +01006534 /* SEL_HSCIF2 [2] */
6535 FN_SEL_HSCIF2_0, FN_SEL_HSCIF2_1,
6536 FN_SEL_HSCIF2_2, FN_SEL_HSCIF2_3,
6537 /* SEL_CANCLK [2] */
6538 FN_SEL_CANCLK_0, FN_SEL_CANCLK_1,
6539 FN_SEL_CANCLK_2, FN_SEL_CANCLK_3,
6540 /* SEL_IIC1 [2] */
6541 FN_SEL_IIC1_0, FN_SEL_IIC1_1, FN_SEL_IIC1_2, 0,
6542 /* SEL_IIC0 [2] */
6543 FN_SEL_IIC0_0, FN_SEL_IIC0_1, FN_SEL_IIC0_2, 0,
6544 /* SEL_I2C4 [2] */
6545 FN_SEL_I2C4_0, FN_SEL_I2C4_1, FN_SEL_I2C4_2, 0,
6546 /* SEL_I2C3 [2] */
6547 FN_SEL_I2C3_0, FN_SEL_I2C3_1, FN_SEL_I2C3_2, FN_SEL_I2C3_3,
6548 /* SEL_SCIF3 [2] */
6549 FN_SEL_SCIF3_0, FN_SEL_SCIF3_1, FN_SEL_SCIF3_2, FN_SEL_SCIF3_3,
6550 /* SEL_IEB [2] */
6551 FN_SEL_IEB_0, FN_SEL_IEB_1, FN_SEL_IEB_2, 0,
6552 /* SEL_MMC [1] */
6553 FN_SEL_MMC_0, FN_SEL_MMC_1,
6554 /* SEL_SCIF5 [1] */
6555 FN_SEL_SCIF5_0, FN_SEL_SCIF5_1,
6556 /* RESERVED [2] */
6557 0, 0, 0, 0,
6558 /* SEL_I2C2 [2] */
6559 FN_SEL_I2C2_0, FN_SEL_I2C2_1, FN_SEL_I2C2_2, FN_SEL_I2C2_3,
6560 /* SEL_I2C1 [3] */
6561 FN_SEL_I2C1_0, FN_SEL_I2C1_1, FN_SEL_I2C1_2, FN_SEL_I2C1_3,
6562 FN_SEL_I2C1_4,
6563 0, 0, 0,
6564 /* SEL_I2C0 [2] */
6565 FN_SEL_I2C0_0, FN_SEL_I2C0_1, FN_SEL_I2C0_2, 0,
6566 /* RESERVED [2] */
6567 0, 0, 0, 0,
6568 /* RESERVED [2] */
6569 0, 0, 0, 0,
6570 /* RESERVED [1] */
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02006571 0, 0, ))
Marek Vasut427c75d2018-01-17 17:14:45 +01006572 },
6573 { PINMUX_CFG_REG_VAR("MOD_SEL4", 0xE606009C, 32,
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02006574 GROUP(3, 2, 2, 1, 1, 1, 1, 3, 2, 2, 3, 1,
6575 1, 1, 2, 2, 2, 2),
6576 GROUP(
Marek Vasut427c75d2018-01-17 17:14:45 +01006577 /* SEL_SOF1 [3] */
6578 FN_SEL_SOF1_0, FN_SEL_SOF1_1, FN_SEL_SOF1_2, FN_SEL_SOF1_3,
6579 FN_SEL_SOF1_4,
6580 0, 0, 0,
6581 /* SEL_HSCIF0 [2] */
6582 FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1, FN_SEL_HSCIF0_2, 0,
6583 /* SEL_DIS [2] */
6584 FN_SEL_DIS_0, FN_SEL_DIS_1, FN_SEL_DIS_2, 0,
6585 /* RESERVED [1] */
6586 0, 0,
6587 /* SEL_RAD [1] */
6588 FN_SEL_RAD_0, FN_SEL_RAD_1,
6589 /* SEL_RCN [1] */
6590 FN_SEL_RCN_0, FN_SEL_RCN_1,
6591 /* SEL_RSP [1] */
6592 FN_SEL_RSP_0, FN_SEL_RSP_1,
6593 /* SEL_SCIF2 [3] */
6594 FN_SEL_SCIF2_0, FN_SEL_SCIF2_1, FN_SEL_SCIF2_2,
6595 FN_SEL_SCIF2_3, FN_SEL_SCIF2_4,
6596 0, 0, 0,
6597 /* RESERVED [2] */
6598 0, 0, 0, 0,
6599 /* RESERVED [2] */
6600 0, 0, 0, 0,
6601 /* SEL_SOF2 [3] */
6602 FN_SEL_SOF2_0, FN_SEL_SOF2_1, FN_SEL_SOF2_2,
6603 FN_SEL_SOF2_3, FN_SEL_SOF2_4,
6604 0, 0, 0,
6605 /* RESERVED [1] */
6606 0, 0,
6607 /* SEL_SSI1 [1] */
6608 FN_SEL_SSI1_0, FN_SEL_SSI1_1,
6609 /* SEL_SSI0 [1] */
6610 FN_SEL_SSI0_0, FN_SEL_SSI0_1,
6611 /* SEL_SSP [2] */
6612 FN_SEL_SSP_0, FN_SEL_SSP_1, FN_SEL_SSP_2, 0,
6613 /* RESERVED [2] */
6614 0, 0, 0, 0,
6615 /* RESERVED [2] */
6616 0, 0, 0, 0,
6617 /* RESERVED [2] */
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02006618 0, 0, 0, 0, ))
Marek Vasut427c75d2018-01-17 17:14:45 +01006619 },
6620 { },
6621};
6622
6623static int r8a7791_pin_to_pocctrl(struct sh_pfc *pfc, unsigned int pin, u32 *pocctrl)
6624{
6625 if (pin < RCAR_GP_PIN(6, 0) || pin > RCAR_GP_PIN(6, 23))
6626 return -EINVAL;
6627
6628 *pocctrl = 0xe606008c;
6629
6630 return 31 - (pin & 0x1f);
6631}
6632
6633static const struct sh_pfc_soc_operations r8a7791_pinmux_ops = {
6634 .pin_to_pocctrl = r8a7791_pin_to_pocctrl,
6635};
6636
Marek Vasut2e975d82018-06-10 16:05:18 +02006637#ifdef CONFIG_PINCTRL_PFC_R8A7743
6638const struct sh_pfc_soc_info r8a7743_pinmux_info = {
6639 .name = "r8a77430_pfc",
6640 .ops = &r8a7791_pinmux_ops,
6641 .unlock_reg = 0xe6060000, /* PMMR */
6642
6643 .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
6644
6645 .pins = pinmux_pins,
6646 .nr_pins = ARRAY_SIZE(pinmux_pins),
6647 .groups = pinmux_groups.common,
6648 .nr_groups = ARRAY_SIZE(pinmux_groups.common),
6649 .functions = pinmux_functions.common,
6650 .nr_functions = ARRAY_SIZE(pinmux_functions.common),
6651
6652 .cfg_regs = pinmux_config_regs,
6653
6654 .pinmux_data = pinmux_data,
6655 .pinmux_data_size = ARRAY_SIZE(pinmux_data),
6656};
6657#endif
6658
Marek Vasuta6a743d2019-03-04 22:26:28 +01006659#ifdef CONFIG_PINCTRL_PFC_R8A7744
6660const struct sh_pfc_soc_info r8a7744_pinmux_info = {
6661 .name = "r8a77440_pfc",
6662 .ops = &r8a7791_pinmux_ops,
6663 .unlock_reg = 0xe6060000, /* PMMR */
6664
6665 .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
6666
6667 .pins = pinmux_pins,
6668 .nr_pins = ARRAY_SIZE(pinmux_pins),
6669 .groups = pinmux_groups.common,
6670 .nr_groups = ARRAY_SIZE(pinmux_groups.common),
6671 .functions = pinmux_functions.common,
6672 .nr_functions = ARRAY_SIZE(pinmux_functions.common),
6673
6674 .cfg_regs = pinmux_config_regs,
6675
6676 .pinmux_data = pinmux_data,
6677 .pinmux_data_size = ARRAY_SIZE(pinmux_data),
6678};
6679#endif
6680
Marek Vasut427c75d2018-01-17 17:14:45 +01006681#ifdef CONFIG_PINCTRL_PFC_R8A7791
6682const struct sh_pfc_soc_info r8a7791_pinmux_info = {
6683 .name = "r8a77910_pfc",
6684 .ops = &r8a7791_pinmux_ops,
6685 .unlock_reg = 0xe6060000, /* PMMR */
6686
6687 .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
6688
6689 .pins = pinmux_pins,
6690 .nr_pins = ARRAY_SIZE(pinmux_pins),
6691 .groups = pinmux_groups.common,
6692 .nr_groups = ARRAY_SIZE(pinmux_groups.common) +
Marek Vasuta6a743d2019-03-04 22:26:28 +01006693 ARRAY_SIZE(pinmux_groups.automotive),
Marek Vasut427c75d2018-01-17 17:14:45 +01006694 .functions = pinmux_functions.common,
6695 .nr_functions = ARRAY_SIZE(pinmux_functions.common) +
Marek Vasuta6a743d2019-03-04 22:26:28 +01006696 ARRAY_SIZE(pinmux_functions.automotive),
Marek Vasut427c75d2018-01-17 17:14:45 +01006697
6698 .cfg_regs = pinmux_config_regs,
6699
6700 .pinmux_data = pinmux_data,
6701 .pinmux_data_size = ARRAY_SIZE(pinmux_data),
6702};
6703#endif
6704
6705#ifdef CONFIG_PINCTRL_PFC_R8A7793
6706const struct sh_pfc_soc_info r8a7793_pinmux_info = {
6707 .name = "r8a77930_pfc",
6708 .ops = &r8a7791_pinmux_ops,
6709 .unlock_reg = 0xe6060000, /* PMMR */
6710
6711 .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
6712
6713 .pins = pinmux_pins,
6714 .nr_pins = ARRAY_SIZE(pinmux_pins),
6715 .groups = pinmux_groups.common,
6716 .nr_groups = ARRAY_SIZE(pinmux_groups.common) +
Marek Vasuta6a743d2019-03-04 22:26:28 +01006717 ARRAY_SIZE(pinmux_groups.automotive),
Marek Vasut427c75d2018-01-17 17:14:45 +01006718 .functions = pinmux_functions.common,
6719 .nr_functions = ARRAY_SIZE(pinmux_functions.common) +
Marek Vasuta6a743d2019-03-04 22:26:28 +01006720 ARRAY_SIZE(pinmux_functions.automotive),
Marek Vasut427c75d2018-01-17 17:14:45 +01006721
6722 .cfg_regs = pinmux_config_regs,
6723
6724 .pinmux_data = pinmux_data,
6725 .pinmux_data_size = ARRAY_SIZE(pinmux_data),
6726};
6727#endif