blob: 276aa75097fcdea1da3b66a12af1aa3dcdb24ade [file] [log] [blame]
Jagannadha Sutradharudu Tekif8f36c52014-01-09 01:48:26 +05301/*
2 * Xilinx Zynq 7000 DTSI
3 * Describes the hardware common to all Zynq 7000-based boards.
4 *
5 * Copyright (C) 2013 Xilinx, Inc.
6 *
7 * SPDX-License-Identifier: GPL-2.0+
8 */
9/include/ "skeleton.dtsi"
10
11/ {
12 compatible = "xlnx,zynq-7000";
Masahiro Yamada580a54c2014-05-15 20:37:53 +090013
14 cpus {
15 #address-cells = <1>;
16 #size-cells = <0>;
17
18 cpu@0 {
19 compatible = "arm,cortex-a9";
20 device_type = "cpu";
21 reg = <0>;
22 clocks = <&clkc 3>;
23 clock-latency = <1000>;
Michal Simekbece06c2015-07-22 10:38:45 +020024 cpu0-supply = <&regulator_vccpint>;
Masahiro Yamada580a54c2014-05-15 20:37:53 +090025 operating-points = <
26 /* kHz uV */
27 666667 1000000
28 333334 1000000
Masahiro Yamada580a54c2014-05-15 20:37:53 +090029 >;
30 };
31
32 cpu@1 {
33 compatible = "arm,cortex-a9";
34 device_type = "cpu";
35 reg = <1>;
36 clocks = <&clkc 3>;
37 };
38 };
39
40 pmu {
41 compatible = "arm,cortex-a9-pmu";
42 interrupts = <0 5 4>, <0 6 4>;
43 interrupt-parent = <&intc>;
44 reg = < 0xf8891000 0x1000 0xf8893000 0x1000 >;
45 };
46
Michal Simekbece06c2015-07-22 10:38:45 +020047 regulator_vccpint: fixedregulator@0 {
48 compatible = "regulator-fixed";
49 regulator-name = "VCCPINT";
50 regulator-min-microvolt = <1000000>;
51 regulator-max-microvolt = <1000000>;
52 regulator-boot-on;
53 regulator-always-on;
54 };
55
Masahiro Yamada580a54c2014-05-15 20:37:53 +090056 amba {
57 compatible = "simple-bus";
58 #address-cells = <1>;
59 #size-cells = <1>;
60 interrupt-parent = <&intc>;
61 ranges;
62
Michal Simekfb1a5062015-07-22 10:32:05 +020063 adc: adc@f8007100 {
64 compatible = "xlnx,zynq-xadc-1.00.a";
65 reg = <0xf8007100 0x20>;
66 interrupts = <0 7 4>;
67 interrupt-parent = <&intc>;
68 clocks = <&clkc 12>;
69 };
70
71 can0: can@e0008000 {
72 compatible = "xlnx,zynq-can-1.0";
73 status = "disabled";
74 clocks = <&clkc 19>, <&clkc 36>;
75 clock-names = "can_clk", "pclk";
76 reg = <0xe0008000 0x1000>;
77 interrupts = <0 28 4>;
78 interrupt-parent = <&intc>;
79 tx-fifo-depth = <0x40>;
80 rx-fifo-depth = <0x40>;
81 };
82
83 can1: can@e0009000 {
84 compatible = "xlnx,zynq-can-1.0";
85 status = "disabled";
86 clocks = <&clkc 20>, <&clkc 37>;
87 clock-names = "can_clk", "pclk";
88 reg = <0xe0009000 0x1000>;
89 interrupts = <0 51 4>;
90 interrupt-parent = <&intc>;
91 tx-fifo-depth = <0x40>;
92 rx-fifo-depth = <0x40>;
93 };
94
95 gpio0: gpio@e000a000 {
96 compatible = "xlnx,zynq-gpio-1.0";
97 #gpio-cells = <2>;
98 clocks = <&clkc 42>;
99 gpio-controller;
100 interrupt-parent = <&intc>;
101 interrupts = <0 20 4>;
102 reg = <0xe000a000 0x1000>;
103 };
104
Michal Simeka0cb47f2015-07-22 10:28:48 +0200105 i2c0: i2c@e0004000 {
Masahiro Yamada580a54c2014-05-15 20:37:53 +0900106 compatible = "cdns,i2c-r1p10";
107 status = "disabled";
108 clocks = <&clkc 38>;
109 interrupt-parent = <&intc>;
110 interrupts = <0 25 4>;
111 reg = <0xe0004000 0x1000>;
112 #address-cells = <1>;
113 #size-cells = <0>;
114 };
115
Michal Simeka0cb47f2015-07-22 10:28:48 +0200116 i2c1: i2c@e0005000 {
Masahiro Yamada580a54c2014-05-15 20:37:53 +0900117 compatible = "cdns,i2c-r1p10";
118 status = "disabled";
119 clocks = <&clkc 39>;
120 interrupt-parent = <&intc>;
121 interrupts = <0 48 4>;
122 reg = <0xe0005000 0x1000>;
123 #address-cells = <1>;
124 #size-cells = <0>;
125 };
126
127 intc: interrupt-controller@f8f01000 {
128 compatible = "arm,cortex-a9-gic";
129 #interrupt-cells = <3>;
Masahiro Yamada580a54c2014-05-15 20:37:53 +0900130 interrupt-controller;
131 reg = <0xF8F01000 0x1000>,
132 <0xF8F00100 0x100>;
133 };
134
Michal Simeka0cb47f2015-07-22 10:28:48 +0200135 L2: cache-controller@f8f02000 {
Masahiro Yamada580a54c2014-05-15 20:37:53 +0900136 compatible = "arm,pl310-cache";
137 reg = <0xF8F02000 0x1000>;
138 arm,data-latency = <3 2 2>;
139 arm,tag-latency = <2 2 2>;
140 cache-unified;
141 cache-level = <2>;
142 };
143
Michal Simekfb1a5062015-07-22 10:32:05 +0200144 mc: memory-controller@f8006000 {
145 compatible = "xlnx,zynq-ddrc-a05";
146 reg = <0xf8006000 0x1000>;
147 };
148
Michal Simeka0cb47f2015-07-22 10:28:48 +0200149 uart0: serial@e0000000 {
Michal Simek8a8c46a2015-07-22 10:40:51 +0200150 compatible = "xlnx,xuartps", "cdns,uart-r1p8";
Masahiro Yamada580a54c2014-05-15 20:37:53 +0900151 status = "disabled";
152 clocks = <&clkc 23>, <&clkc 40>;
Michal Simek8a8c46a2015-07-22 10:40:51 +0200153 clock-names = "uart_clk", "pclk";
Masahiro Yamada580a54c2014-05-15 20:37:53 +0900154 reg = <0xE0000000 0x1000>;
155 interrupts = <0 27 4>;
156 };
157
Michal Simeka0cb47f2015-07-22 10:28:48 +0200158 uart1: serial@e0001000 {
Michal Simek8a8c46a2015-07-22 10:40:51 +0200159 compatible = "xlnx,xuartps", "cdns,uart-r1p8";
Masahiro Yamada580a54c2014-05-15 20:37:53 +0900160 status = "disabled";
161 clocks = <&clkc 24>, <&clkc 41>;
Michal Simek8a8c46a2015-07-22 10:40:51 +0200162 clock-names = "uart_clk", "pclk";
Masahiro Yamada580a54c2014-05-15 20:37:53 +0900163 reg = <0xE0001000 0x1000>;
164 interrupts = <0 50 4>;
165 };
166
Jagan Tekia8a8fc92015-06-27 00:51:33 +0530167 spi0: spi@e0006000 {
Michal Simek40b383f2015-07-22 10:47:33 +0200168 compatible = "xlnx,zynq-spi-r1p6";
Jagan Tekia8a8fc92015-06-27 00:51:33 +0530169 reg = <0xe0006000 0x1000>;
170 status = "disabled";
171 interrupt-parent = <&intc>;
172 interrupts = <0 26 4>;
173 clocks = <&clkc 25>, <&clkc 34>;
174 clock-names = "ref_clk", "pclk";
Jagan Tekicdc9dd02015-06-27 00:51:34 +0530175 spi-max-frequency = <166666700>;
Jagan Tekia8a8fc92015-06-27 00:51:33 +0530176 #address-cells = <1>;
177 #size-cells = <0>;
178 };
179
180 spi1: spi@e0007000 {
Michal Simek40b383f2015-07-22 10:47:33 +0200181 compatible = "xlnx,zynq-spi-r1p6";
Jagan Tekia8a8fc92015-06-27 00:51:33 +0530182 reg = <0xe0007000 0x1000>;
183 status = "disabled";
184 interrupt-parent = <&intc>;
185 interrupts = <0 49 4>;
186 clocks = <&clkc 26>, <&clkc 35>;
187 clock-names = "ref_clk", "pclk";
Jagan Tekicdc9dd02015-06-27 00:51:34 +0530188 spi-max-frequency = <166666700>;
Jagan Tekia8a8fc92015-06-27 00:51:33 +0530189 #address-cells = <1>;
190 #size-cells = <0>;
191 };
192
Masahiro Yamada580a54c2014-05-15 20:37:53 +0900193 gem0: ethernet@e000b000 {
Michal Simek7e163362015-07-22 10:51:16 +0200194 compatible = "cdns,zynq-gem", "cdns,gem";
Michal Simek08305fe2015-07-22 10:50:02 +0200195 reg = <0xe000b000 0x1000>;
Masahiro Yamada580a54c2014-05-15 20:37:53 +0900196 status = "disabled";
197 interrupts = <0 22 4>;
198 clocks = <&clkc 30>, <&clkc 30>, <&clkc 13>;
199 clock-names = "pclk", "hclk", "tx_clk";
Michal Simek5ee236a2015-07-22 11:03:36 +0200200 #address-cells = <1>;
201 #size-cells = <0>;
Masahiro Yamada580a54c2014-05-15 20:37:53 +0900202 };
203
204 gem1: ethernet@e000c000 {
Michal Simek7e163362015-07-22 10:51:16 +0200205 compatible = "cdns,zynq-gem", "cdns,gem";
Michal Simek08305fe2015-07-22 10:50:02 +0200206 reg = <0xe000c000 0x1000>;
Masahiro Yamada580a54c2014-05-15 20:37:53 +0900207 status = "disabled";
208 interrupts = <0 45 4>;
209 clocks = <&clkc 31>, <&clkc 31>, <&clkc 14>;
210 clock-names = "pclk", "hclk", "tx_clk";
Michal Simek5ee236a2015-07-22 11:03:36 +0200211 #address-cells = <1>;
212 #size-cells = <0>;
Masahiro Yamada580a54c2014-05-15 20:37:53 +0900213 };
214
Michal Simeka0cb47f2015-07-22 10:28:48 +0200215 sdhci0: sdhci@e0100000 {
Masahiro Yamada580a54c2014-05-15 20:37:53 +0900216 compatible = "arasan,sdhci-8.9a";
217 status = "disabled";
218 clock-names = "clk_xin", "clk_ahb";
219 clocks = <&clkc 21>, <&clkc 32>;
220 interrupt-parent = <&intc>;
221 interrupts = <0 24 4>;
222 reg = <0xe0100000 0x1000>;
223 } ;
224
Michal Simeka0cb47f2015-07-22 10:28:48 +0200225 sdhci1: sdhci@e0101000 {
Masahiro Yamada580a54c2014-05-15 20:37:53 +0900226 compatible = "arasan,sdhci-8.9a";
227 status = "disabled";
228 clock-names = "clk_xin", "clk_ahb";
229 clocks = <&clkc 22>, <&clkc 33>;
230 interrupt-parent = <&intc>;
231 interrupts = <0 47 4>;
232 reg = <0xe0101000 0x1000>;
233 } ;
234
235 slcr: slcr@f8000000 {
236 #address-cells = <1>;
237 #size-cells = <1>;
238 compatible = "xlnx,zynq-slcr", "syscon";
239 reg = <0xF8000000 0x1000>;
240 ranges;
241 clkc: clkc@100 {
242 #clock-cells = <1>;
243 compatible = "xlnx,ps7-clkc";
244 ps-clk-frequency = <33333333>;
245 fclk-enable = <0>;
246 clock-output-names = "armpll", "ddrpll", "iopll", "cpu_6or4x",
247 "cpu_3or2x", "cpu_2x", "cpu_1x", "ddr2x", "ddr3x",
248 "dci", "lqspi", "smc", "pcap", "gem0", "gem1",
249 "fclk0", "fclk1", "fclk2", "fclk3", "can0", "can1",
250 "sdio0", "sdio1", "uart0", "uart1", "spi0", "spi1",
251 "dma", "usb0_aper", "usb1_aper", "gem0_aper",
252 "gem1_aper", "sdio0_aper", "sdio1_aper",
253 "spi0_aper", "spi1_aper", "can0_aper", "can1_aper",
254 "i2c0_aper", "i2c1_aper", "uart0_aper", "uart1_aper",
255 "gpio_aper", "lqspi_aper", "smc_aper", "swdt",
256 "dbg_trc", "dbg_apb";
257 reg = <0x100 0x100>;
258 };
259 };
260
Michal Simekfb1a5062015-07-22 10:32:05 +0200261 dmac_s: dmac@f8003000 {
262 compatible = "arm,pl330", "arm,primecell";
263 reg = <0xf8003000 0x1000>;
264 interrupt-parent = <&intc>;
265 interrupt-names = "abort", "dma0", "dma1", "dma2", "dma3",
266 "dma4", "dma5", "dma6", "dma7";
267 interrupts = <0 13 4>,
268 <0 14 4>, <0 15 4>,
269 <0 16 4>, <0 17 4>,
270 <0 40 4>, <0 41 4>,
271 <0 42 4>, <0 43 4>;
272 #dma-cells = <1>;
273 #dma-channels = <8>;
274 #dma-requests = <4>;
275 clocks = <&clkc 27>;
276 clock-names = "apb_pclk";
277 };
278
279 devcfg: devcfg@f8007000 {
280 compatible = "xlnx,zynq-devcfg-1.0";
281 reg = <0xf8007000 0x100>;
282 };
283
Masahiro Yamada580a54c2014-05-15 20:37:53 +0900284 global_timer: timer@f8f00200 {
285 compatible = "arm,cortex-a9-global-timer";
286 reg = <0xf8f00200 0x20>;
287 interrupts = <1 11 0x301>;
288 interrupt-parent = <&intc>;
289 clocks = <&clkc 4>;
290 };
291
Michal Simeka0cb47f2015-07-22 10:28:48 +0200292 ttc0: timer@f8001000 {
Masahiro Yamada580a54c2014-05-15 20:37:53 +0900293 interrupt-parent = <&intc>;
Michal Simekb346bd12015-07-22 10:57:51 +0200294 interrupts = <0 10 4>, <0 11 4>, <0 12 4>;
Masahiro Yamada580a54c2014-05-15 20:37:53 +0900295 compatible = "cdns,ttc";
296 clocks = <&clkc 6>;
297 reg = <0xF8001000 0x1000>;
298 };
299
Michal Simeka0cb47f2015-07-22 10:28:48 +0200300 ttc1: timer@f8002000 {
Masahiro Yamada580a54c2014-05-15 20:37:53 +0900301 interrupt-parent = <&intc>;
Michal Simekb346bd12015-07-22 10:57:51 +0200302 interrupts = <0 37 4>, <0 38 4>, <0 39 4>;
Masahiro Yamada580a54c2014-05-15 20:37:53 +0900303 compatible = "cdns,ttc";
304 clocks = <&clkc 6>;
305 reg = <0xF8002000 0x1000>;
306 };
Michal Simekfb1a5062015-07-22 10:32:05 +0200307
Michal Simeka0cb47f2015-07-22 10:28:48 +0200308 scutimer: timer@f8f00600 {
Masahiro Yamada580a54c2014-05-15 20:37:53 +0900309 interrupt-parent = <&intc>;
310 interrupts = < 1 13 0x301 >;
311 compatible = "arm,cortex-a9-twd-timer";
312 reg = < 0xf8f00600 0x20 >;
313 clocks = <&clkc 4>;
314 } ;
Michal Simekfb1a5062015-07-22 10:32:05 +0200315
316 usb0: usb@e0002000 {
317 compatible = "xlnx,zynq-usb-2.20a", "chipidea,usb2";
318 status = "disabled";
319 clocks = <&clkc 28>;
320 interrupt-parent = <&intc>;
321 interrupts = <0 21 4>;
322 reg = <0xe0002000 0x1000>;
323 phy_type = "ulpi";
324 };
325
326 usb1: usb@e0003000 {
327 compatible = "xlnx,zynq-usb-2.20a", "chipidea,usb2";
328 status = "disabled";
329 clocks = <&clkc 29>;
330 interrupt-parent = <&intc>;
331 interrupts = <0 44 4>;
332 reg = <0xe0003000 0x1000>;
333 phy_type = "ulpi";
334 };
335
336 watchdog0: watchdog@f8005000 {
337 clocks = <&clkc 45>;
338 compatible = "cdns,wdt-r1p2";
339 interrupt-parent = <&intc>;
340 interrupts = <0 9 1>;
341 reg = <0xf8005000 0x1000>;
342 timeout-sec = <10>;
343 };
Masahiro Yamada580a54c2014-05-15 20:37:53 +0900344 };
Jagannadha Sutradharudu Tekif8f36c52014-01-09 01:48:26 +0530345};