blob: f5c1ec0647b22786b46a23357e816f393f26341d [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Shengzhou Liu48c6f322014-11-24 17:11:56 +08002/*
3 * Copyright 2014 Freescale Semiconductor, Inc.
Biwen Li9e9771a2020-05-01 20:04:11 +08004 * Copyright 2020 NXP
Shengzhou Liu48c6f322014-11-24 17:11:56 +08005 */
6
7/*
8 * T1024/T1023 RDB board configuration file
9 */
10
11#ifndef __T1024RDB_H
12#define __T1024RDB_H
13
Simon Glass1af3c7f2020-05-10 11:40:09 -060014#include <linux/stringify.h>
15
Shengzhou Liu48c6f322014-11-24 17:11:56 +080016/* High Level Configuration Options */
Shengzhou Liu48c6f322014-11-24 17:11:56 +080017#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Shengzhou Liu48c6f322014-11-24 17:11:56 +080018#define CONFIG_ENABLE_36BIT_PHYS
19
Shengzhou Liu48c6f322014-11-24 17:11:56 +080020#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sun51370d52016-12-28 08:43:45 -080021#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Shengzhou Liu48c6f322014-11-24 17:11:56 +080022
Shengzhou Liu48c6f322014-11-24 17:11:56 +080023/* support deep sleep */
York Sune5d5f5a2016-11-18 13:01:34 -080024#ifdef CONFIG_ARCH_T1024
Shengzhou Liu48c6f322014-11-24 17:11:56 +080025#define CONFIG_DEEP_SLEEP
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +080026#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +080027
28#ifdef CONFIG_RAMBOOT_PBL
29#define CONFIG_SYS_FSL_PBL_PBI board/freescale/t102xrdb/t1024_pbi.cfg
Shengzhou Liu48c6f322014-11-24 17:11:56 +080030#define CONFIG_SPL_FLUSH_IMAGE
Shengzhou Liu48c6f322014-11-24 17:11:56 +080031#define CONFIG_SPL_PAD_TO 0x40000
32#define CONFIG_SPL_MAX_SIZE 0x28000
33#define RESET_VECTOR_OFFSET 0x27FFC
34#define BOOT_PAGE_OFFSET 0x27000
35#ifdef CONFIG_SPL_BUILD
36#define CONFIG_SPL_SKIP_RELOCATE
37#define CONFIG_SPL_COMMON_INIT_DDR
38#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Shengzhou Liu48c6f322014-11-24 17:11:56 +080039#endif
40
Miquel Raynal88718be2019-10-03 19:50:03 +020041#ifdef CONFIG_MTD_RAW_NAND
Shengzhou Liu48c6f322014-11-24 17:11:56 +080042#define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
tang yuantianf49b8c12014-12-17 15:42:54 +080043#define CONFIG_SYS_NAND_U_BOOT_DST 0x30000000
44#define CONFIG_SYS_NAND_U_BOOT_START 0x30000000
Shengzhou Liu48c6f322014-11-24 17:11:56 +080045#define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10)
York Sun960286b2016-12-28 08:43:34 -080046#if defined(CONFIG_TARGET_T1024RDB)
Zhao Qiangec90ac72016-09-08 12:55:32 +080047#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1024_nand_rcw.cfg
York Sun90824052016-12-28 08:43:33 -080048#elif defined(CONFIG_TARGET_T1023RDB)
Zhao Qiangec90ac72016-09-08 12:55:32 +080049#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1023_nand_rcw.cfg
50#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +080051#endif
52
53#ifdef CONFIG_SPIFLASH
tang yuantianf49b8c12014-12-17 15:42:54 +080054#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
Shengzhou Liu48c6f322014-11-24 17:11:56 +080055#define CONFIG_SPL_SPI_FLASH_MINIMAL
56#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
tang yuantianf49b8c12014-12-17 15:42:54 +080057#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000)
58#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x30000000)
Shengzhou Liu48c6f322014-11-24 17:11:56 +080059#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
Shengzhou Liu48c6f322014-11-24 17:11:56 +080060#ifndef CONFIG_SPL_BUILD
61#define CONFIG_SYS_MPC85XX_NO_RESETVEC
62#endif
York Sun960286b2016-12-28 08:43:34 -080063#if defined(CONFIG_TARGET_T1024RDB)
Zhao Qiangec90ac72016-09-08 12:55:32 +080064#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1024_spi_rcw.cfg
York Sun90824052016-12-28 08:43:33 -080065#elif defined(CONFIG_TARGET_T1023RDB)
Zhao Qiangec90ac72016-09-08 12:55:32 +080066#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1023_spi_rcw.cfg
67#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +080068#endif
69
70#ifdef CONFIG_SDCARD
tang yuantianf49b8c12014-12-17 15:42:54 +080071#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
Shengzhou Liu48c6f322014-11-24 17:11:56 +080072#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
tang yuantianf49b8c12014-12-17 15:42:54 +080073#define CONFIG_SYS_MMC_U_BOOT_DST (0x30000000)
74#define CONFIG_SYS_MMC_U_BOOT_START (0x30000000)
Shengzhou Liu48c6f322014-11-24 17:11:56 +080075#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
Shengzhou Liu48c6f322014-11-24 17:11:56 +080076#ifndef CONFIG_SPL_BUILD
77#define CONFIG_SYS_MPC85XX_NO_RESETVEC
78#endif
York Sun960286b2016-12-28 08:43:34 -080079#if defined(CONFIG_TARGET_T1024RDB)
Zhao Qiangec90ac72016-09-08 12:55:32 +080080#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1024_sd_rcw.cfg
York Sun90824052016-12-28 08:43:33 -080081#elif defined(CONFIG_TARGET_T1023RDB)
Zhao Qiangec90ac72016-09-08 12:55:32 +080082#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1023_sd_rcw.cfg
83#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +080084#endif
85
86#endif /* CONFIG_RAMBOOT_PBL */
87
Shengzhou Liu48c6f322014-11-24 17:11:56 +080088#ifndef CONFIG_RESET_VECTOR_ADDRESS
89#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
90#endif
91
Shengzhou Liu48c6f322014-11-24 17:11:56 +080092/* PCIe Boot - Master */
93#define CONFIG_SRIO_PCIE_BOOT_MASTER
94/*
95 * for slave u-boot IMAGE instored in master memory space,
96 * PHYS must be aligned based on the SIZE
97 */
98#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
99#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
100#ifdef CONFIG_PHYS_64BIT
101#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
102#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
103#else
104#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xef200000
105#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0xfff00000
106#endif
107/*
108 * for slave UCODE and ENV instored in master memory space,
109 * PHYS must be aligned based on the SIZE
110 */
111#ifdef CONFIG_PHYS_64BIT
112#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
113#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
114#else
115#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xef100000
116#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0xffe00000
117#endif
118#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
119/* slave core release by master*/
120#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
121#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
122
123/* PCIe Boot - Slave */
124#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
125#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
126#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
127 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
128/* Set 1M boot space for PCIe boot */
129#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
130#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
131 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
132#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800133#endif
134
135#if defined(CONFIG_SPIFLASH)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800136#elif defined(CONFIG_SDCARD)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800137#define CONFIG_SYS_MMC_ENV_DEV 0
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800138#endif
139
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800140#ifndef __ASSEMBLY__
141unsigned long get_board_sys_clk(void);
142unsigned long get_board_ddr_clk(void);
143#endif
144
145#define CONFIG_SYS_CLK_FREQ 100000000
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800146#define CONFIG_DDR_CLK_FREQ 100000000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800147
148/*
149 * These can be toggled for performance analysis, otherwise use default.
150 */
151#define CONFIG_SYS_CACHE_STASHING
152#define CONFIG_BACKSIDE_L2_CACHE
153#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
154#define CONFIG_BTB /* toggle branch predition */
155#define CONFIG_DDR_ECC
156#ifdef CONFIG_DDR_ECC
157#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
158#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
159#endif
160
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800161/*
162 * Config the L3 Cache as L3 SRAM
163 */
164#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
165#define CONFIG_SYS_L3_SIZE (256 << 10)
166#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
Tom Rinia09fea12019-11-18 20:02:10 -0500167#define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800168#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
169#define CONFIG_SPL_RELOC_MALLOC_SIZE (30 << 10)
170#define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800171
172#ifdef CONFIG_PHYS_64BIT
173#define CONFIG_SYS_DCSRBAR 0xf0000000
174#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
175#endif
176
177/* EEPROM */
178#define CONFIG_ID_EEPROM
179#define CONFIG_SYS_I2C_EEPROM_NXID
180#define CONFIG_SYS_EEPROM_BUS_NUM 0
181#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
182#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
183#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
184#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
185
186/*
187 * DDR Setup
188 */
189#define CONFIG_VERY_BIG_RAM
190#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
191#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
192#define CONFIG_DIMM_SLOTS_PER_CTLR 1
193#define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
York Sun960286b2016-12-28 08:43:34 -0800194#if defined(CONFIG_TARGET_T1024RDB)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800195#define CONFIG_DDR_SPD
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800196#define CONFIG_SYS_SPD_BUS_NUM 0
197#define SPD_EEPROM_ADDRESS 0x51
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800198#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
York Sun90824052016-12-28 08:43:33 -0800199#elif defined(CONFIG_TARGET_T1023RDB)
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800200#define CONFIG_SYS_DDR_RAW_TIMING
201#define CONFIG_SYS_SDRAM_SIZE 2048
202#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800203
204/*
205 * IFC Definitions
206 */
207#define CONFIG_SYS_FLASH_BASE 0xe8000000
208#ifdef CONFIG_PHYS_64BIT
209#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
210#else
211#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
212#endif
213
214#define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
215#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
216 CSPR_PORT_SIZE_16 | \
217 CSPR_MSEL_NOR | \
218 CSPR_V)
219#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
220
221/* NOR Flash Timing Params */
York Sun960286b2016-12-28 08:43:34 -0800222#if defined(CONFIG_TARGET_T1024RDB)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800223#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
York Sun90824052016-12-28 08:43:33 -0800224#elif defined(CONFIG_TARGET_T1023RDB)
Shengzhou Liuff7ea2d2015-06-17 16:37:01 +0800225#define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(0) | \
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800226 CSOR_NAND_TRHZ_80 | CSOR_NOR_ADM_SHFT_MODE_EN)
227#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800228#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
229 FTIM0_NOR_TEADC(0x5) | \
230 FTIM0_NOR_TEAHC(0x5))
231#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
232 FTIM1_NOR_TRAD_NOR(0x1A) |\
233 FTIM1_NOR_TSEQRAD_NOR(0x13))
234#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
235 FTIM2_NOR_TCH(0x4) | \
236 FTIM2_NOR_TWPH(0x0E) | \
237 FTIM2_NOR_TWP(0x1c))
238#define CONFIG_SYS_NOR_FTIM3 0x0
239
240#define CONFIG_SYS_FLASH_QUIET_TEST
241#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
242
243#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
244#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
245#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
246#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
247
248#define CONFIG_SYS_FLASH_EMPTY_INFO
249#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
250
York Sun960286b2016-12-28 08:43:34 -0800251#ifdef CONFIG_TARGET_T1024RDB
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800252/* CPLD on IFC */
253#define CONFIG_SYS_CPLD_BASE 0xffdf0000
254#define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
255#define CONFIG_SYS_CSPR2_EXT (0xf)
256#define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE) \
257 | CSPR_PORT_SIZE_8 \
258 | CSPR_MSEL_GPCM \
259 | CSPR_V)
260#define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
261#define CONFIG_SYS_CSOR2 0x0
262
263/* CPLD Timing parameters for IFC CS2 */
264#define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
265 FTIM0_GPCM_TEADC(0x0e) | \
266 FTIM0_GPCM_TEAHC(0x0e))
267#define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
268 FTIM1_GPCM_TRAD(0x1f))
269#define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
270 FTIM2_GPCM_TCH(0x8) | \
271 FTIM2_GPCM_TWP(0x1f))
272#define CONFIG_SYS_CS2_FTIM3 0x0
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800273#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800274
275/* NAND Flash on IFC */
276#define CONFIG_NAND_FSL_IFC
277#define CONFIG_SYS_NAND_BASE 0xff800000
278#ifdef CONFIG_PHYS_64BIT
279#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
280#else
281#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
282#endif
283#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
284#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
285 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
286 | CSPR_MSEL_NAND /* MSEL = NAND */ \
287 | CSPR_V)
288#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
289
York Sun960286b2016-12-28 08:43:34 -0800290#if defined(CONFIG_TARGET_T1024RDB)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800291#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
292 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
293 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
294 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
295 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
296 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
297 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800298#define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024)
York Sun90824052016-12-28 08:43:33 -0800299#elif defined(CONFIG_TARGET_T1023RDB)
Jaiprakash Singh78429502015-05-22 15:21:07 +0530300#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
301 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
302 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800303 | CSOR_NAND_RAL_3 /* RAL 3Bytes */ \
304 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
305 | CSOR_NAND_SPRZ_128 /* Spare size = 128 */ \
306 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
307#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
308#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800309
310#define CONFIG_SYS_NAND_ONFI_DETECTION
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800311/* ONFI NAND Flash mode0 Timing Params */
312#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
313 FTIM0_NAND_TWP(0x18) | \
314 FTIM0_NAND_TWCHT(0x07) | \
315 FTIM0_NAND_TWH(0x0a))
316#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
317 FTIM1_NAND_TWBE(0x39) | \
318 FTIM1_NAND_TRR(0x0e) | \
319 FTIM1_NAND_TRP(0x18))
320#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
321 FTIM2_NAND_TREH(0x0a) | \
322 FTIM2_NAND_TWHRE(0x1e))
323#define CONFIG_SYS_NAND_FTIM3 0x0
324
325#define CONFIG_SYS_NAND_DDR_LAW 11
326#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
327#define CONFIG_SYS_MAX_NAND_DEVICE 1
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800328
Miquel Raynal88718be2019-10-03 19:50:03 +0200329#if defined(CONFIG_MTD_RAW_NAND)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800330#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
331#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
332#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
333#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
334#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
335#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
336#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
337#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
338#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
339#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
340#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
341#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
342#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
343#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
344#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
345#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
346#else
347#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
348#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
349#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
350#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
351#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
352#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
353#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
354#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
355#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
356#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
357#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
358#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
359#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
360#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
361#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
362#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
363#endif
364
365#ifdef CONFIG_SPL_BUILD
366#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
367#else
368#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
369#endif
370
371#if defined(CONFIG_RAMBOOT_PBL)
372#define CONFIG_SYS_RAMBOOT
373#endif
374
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800375#define CONFIG_HWCONFIG
376
377/* define to use L1 as initial stack */
378#define CONFIG_L1_INIT_RAM
379#define CONFIG_SYS_INIT_RAM_LOCK
380#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
381#ifdef CONFIG_PHYS_64BIT
382#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunb3142e22015-08-17 13:31:51 -0700383#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800384/* The assembler doesn't like typecast */
385#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
386 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
387 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
388#else
York Sunb3142e22015-08-17 13:31:51 -0700389#define CONFIG_SYS_INIT_RAM_ADDR_PHYS 0xfe03c000 /* Initial L1 address */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800390#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
391#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
392#endif
393#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
394
395#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
396 GENERATED_GBL_DATA_SIZE)
397#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
398
399#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
400#define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
401
402/* Serial Port */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800403#define CONFIG_SYS_NS16550_SERIAL
404#define CONFIG_SYS_NS16550_REG_SIZE 1
405#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
406
407#define CONFIG_SYS_BAUDRATE_TABLE \
408 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
409
410#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
411#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
412#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
413#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800414
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800415/* Video */
416#undef CONFIG_FSL_DIU_FB /* RDB doesn't support DIU */
417#ifdef CONFIG_FSL_DIU_FB
418#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x180000)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800419#define CONFIG_VIDEO_LOGO
420#define CONFIG_VIDEO_BMP_LOGO
421#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
422/*
423 * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so
424 * disable empty flash sector detection, which is I/O-intensive.
425 */
426#undef CONFIG_SYS_FLASH_EMPTY_INFO
427#endif
428
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800429/* I2C */
Biwen Li9e9771a2020-05-01 20:04:11 +0800430#ifndef CONFIG_DM_I2C
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800431#define CONFIG_SYS_I2C
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800432#define CONFIG_SYS_FSL_I2C_SPEED 50000 /* I2C speed in Hz */
433#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
434#define CONFIG_SYS_FSL_I2C2_SPEED 50000 /* I2C speed in Hz */
435#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
436#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
437#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
Biwen Li9e9771a2020-05-01 20:04:11 +0800438#else
439#define CONFIG_I2C_SET_DEFAULT_BUS_NUM
440#define CONFIG_I2C_DEFAULT_BUS_NUMBER 0
441#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800442
Biwen Li9e9771a2020-05-01 20:04:11 +0800443#define CONFIG_SYS_I2C_FSL /* Use FSL common I2C driver */
Shengzhou Liuff7ea2d2015-06-17 16:37:01 +0800444#define I2C_PCA6408_BUS_NUM 1
445#define I2C_PCA6408_ADDR 0x20
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800446
447/* I2C bus multiplexer */
448#define I2C_MUX_CH_DEFAULT 0x8
449
450/*
451 * RTC configuration
452 */
453#define RTC
454#define CONFIG_RTC_DS1337 1
455#define CONFIG_SYS_I2C_RTC_ADDR 0x68
456
457/*
458 * eSPI - Enhanced SPI
459 */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800460
461/*
462 * General PCIe
463 * Memory space is mapped 1-1, but I/O space must start from 0.
464 */
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -0400465#define CONFIG_PCIE1 /* PCIE controller 1 */
466#define CONFIG_PCIE2 /* PCIE controller 2 */
467#define CONFIG_PCIE3 /* PCIE controller 3 */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800468#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800469
470#ifdef CONFIG_PCI
471/* controller 1, direct to uli, tgtid 3, Base address 20000 */
472#ifdef CONFIG_PCIE1
473#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800474#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800475#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800476#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800477#endif
478
479/* controller 2, Slot 2, tgtid 2, Base address 201000 */
480#ifdef CONFIG_PCIE2
481#define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800482#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800483#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800484#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800485#endif
486
487/* controller 3, Slot 1, tgtid 1, Base address 202000 */
488#ifdef CONFIG_PCIE3
489#define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800490#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800491#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800492#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800493#endif
Hou Zhiqiangf9abe6d2019-08-27 11:03:34 +0000494
495#if !defined(CONFIG_DM_PCI)
496#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
497#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
498#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
499#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
500#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
501#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
502#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
503#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
504#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
505#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
506#define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */
507#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800508#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
Hou Zhiqiangf9abe6d2019-08-27 11:03:34 +0000509#define CONFIG_PCI_INDIRECT_BRIDGE
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800510#endif
511
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800512#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800513#endif /* CONFIG_PCI */
514
515/*
516 * USB
517 */
518#define CONFIG_HAS_FSL_DR_USB
519
520#ifdef CONFIG_HAS_FSL_DR_USB
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800521#define CONFIG_USB_EHCI_FSL
522#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800523#endif
524
525/*
526 * SDHC
527 */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800528#ifdef CONFIG_MMC
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800529#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800530#endif
531
532/* Qman/Bman */
533#ifndef CONFIG_NOBQFMAN
Jeffrey Ladouceur2a8b3422014-12-03 18:08:43 -0500534#define CONFIG_SYS_BMAN_NUM_PORTALS 10
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800535#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
536#ifdef CONFIG_PHYS_64BIT
537#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
538#else
539#define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
540#endif
541#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceur3fa66db2014-12-08 14:54:01 -0500542#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
543#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
544#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
545#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
546#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
547 CONFIG_SYS_BMAN_CENA_SIZE)
548#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
549#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Jeffrey Ladouceur2a8b3422014-12-03 18:08:43 -0500550#define CONFIG_SYS_QMAN_NUM_PORTALS 10
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800551#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
552#ifdef CONFIG_PHYS_64BIT
553#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
554#else
555#define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
556#endif
557#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceur3fa66db2014-12-08 14:54:01 -0500558#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
559#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
560#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
561#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
562#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
563 CONFIG_SYS_QMAN_CENA_SIZE)
564#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
565#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800566
567#define CONFIG_SYS_DPAA_FMAN
568
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800569/* Default address of microcode for the Linux FMan driver */
570#if defined(CONFIG_SPIFLASH)
571/*
572 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
573 * env, so we got 0x110000.
574 */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800575#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
576#define CONFIG_SYS_QE_FW_ADDR 0x130000
577#elif defined(CONFIG_SDCARD)
578/*
579 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
580 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
581 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080(0x820).
582 */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800583#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
584#define CONFIG_SYS_QE_FW_ADDR (512 * 0x920)
Miquel Raynal88718be2019-10-03 19:50:03 +0200585#elif defined(CONFIG_MTD_RAW_NAND)
York Sun960286b2016-12-28 08:43:34 -0800586#if defined(CONFIG_TARGET_T1024RDB)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800587#define CONFIG_SYS_FMAN_FW_ADDR (3 * CONFIG_SYS_NAND_BLOCK_SIZE)
588#define CONFIG_SYS_QE_FW_ADDR (4 * CONFIG_SYS_NAND_BLOCK_SIZE)
York Sun90824052016-12-28 08:43:33 -0800589#elif defined(CONFIG_TARGET_T1023RDB)
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800590#define CONFIG_SYS_FMAN_FW_ADDR (11 * CONFIG_SYS_NAND_BLOCK_SIZE)
591#define CONFIG_SYS_QE_FW_ADDR (12 * CONFIG_SYS_NAND_BLOCK_SIZE)
592#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800593#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
594/*
595 * Slave has no ucode locally, it can fetch this from remote. When implementing
596 * in two corenet boards, slave's ucode could be stored in master's memory
597 * space, the address can be mapped from slave TLB->slave LAW->
598 * slave SRIO or PCIE outbound window->master inbound window->
599 * master LAW->the ucode address in master's memory space.
600 */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800601#define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
602#else
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800603#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
604#define CONFIG_SYS_QE_FW_ADDR 0xEFE00000
605#endif
606#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
607#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
608#endif /* CONFIG_NOBQFMAN */
609
610#ifdef CONFIG_SYS_DPAA_FMAN
York Sun960286b2016-12-28 08:43:34 -0800611#if defined(CONFIG_TARGET_T1024RDB)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800612#define RGMII_PHY1_ADDR 0x2
613#define RGMII_PHY2_ADDR 0x6
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800614#define SGMII_AQR_PHY_ADDR 0x2
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800615#define FM1_10GEC1_PHY_ADDR 0x1
York Sun90824052016-12-28 08:43:33 -0800616#elif defined(CONFIG_TARGET_T1023RDB)
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800617#define RGMII_PHY1_ADDR 0x1
618#define SGMII_RTK_PHY_ADDR 0x3
619#define SGMII_AQR_PHY_ADDR 0x2
620#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800621#endif
622
623#ifdef CONFIG_FMAN_ENET
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800624#define CONFIG_ETHPRIME "FM1@DTSEC4"
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800625#endif
626
627/*
628 * Dynamic MTD Partition support with mtdparts
629 */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800630
631/*
632 * Environment
633 */
634#define CONFIG_LOADS_ECHO /* echo on for serial download */
635#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
636
637/*
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800638 * Miscellaneous configurable options
639 */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800640#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800641
642/*
643 * For booting Linux, the board info and command line data
644 * have to be in the first 64 MB of memory, since this is
645 * the maximum mapped by the Linux kernel during initialization.
646 */
647#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
648#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
649
650#ifdef CONFIG_CMD_KGDB
651#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
652#endif
653
654/*
655 * Environment Configuration
656 */
657#define CONFIG_ROOTPATH "/opt/nfsroot"
658#define CONFIG_BOOTFILE "uImage"
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800659#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800660#define CONFIG_LOADADDR 1000000 /* default location for tftp, bootm */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800661#define __USB_PHY_TYPE utmi
662
York Sune5d5f5a2016-11-18 13:01:34 -0800663#ifdef CONFIG_ARCH_T1024
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800664#define CONFIG_BOARDNAME t1024rdb
665#define BANK_INTLV cs0_cs1
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800666#else
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800667#define CONFIG_BOARDNAME t1023rdb
668#define BANK_INTLV null
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800669#endif
670
671#define CONFIG_EXTRA_ENV_SETTINGS \
672 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800673 "bank_intlv=" __stringify(BANK_INTLV) "\0" \
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800674 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0" \
675 "ramdiskfile=" __stringify(CONFIG_BOARDNAME) "/ramdisk.uboot\0" \
676 "fdtfile=" __stringify(CONFIG_BOARDNAME) "/" \
677 __stringify(CONFIG_BOARDNAME) ".dtb\0" \
678 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
679 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
680 "bootargs=root=/dev/ram rw console=ttyS0,115200\0" \
681 "netdev=eth0\0" \
682 "tftpflash=tftpboot $loadaddr $uboot && " \
683 "protect off $ubootaddr +$filesize && " \
684 "erase $ubootaddr +$filesize && " \
685 "cp.b $loadaddr $ubootaddr $filesize && " \
686 "protect on $ubootaddr +$filesize && " \
687 "cmp.b $loadaddr $ubootaddr $filesize\0" \
688 "consoledev=ttyS0\0" \
689 "ramdiskaddr=2000000\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500690 "fdtaddr=1e00000\0" \
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800691 "bdev=sda3\0"
692
693#define CONFIG_LINUX \
694 "setenv bootargs root=/dev/ram rw " \
695 "console=$consoledev,$baudrate $othbootargs;" \
696 "setenv ramdiskaddr 0x02000000;" \
697 "setenv fdtaddr 0x00c00000;" \
698 "setenv loadaddr 0x1000000;" \
699 "bootm $loadaddr $ramdiskaddr $fdtaddr"
700
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800701#define CONFIG_NFSBOOTCOMMAND \
702 "setenv bootargs root=/dev/nfs rw " \
703 "nfsroot=$serverip:$rootpath " \
704 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
705 "console=$consoledev,$baudrate $othbootargs;" \
706 "tftp $loadaddr $bootfile;" \
707 "tftp $fdtaddr $fdtfile;" \
708 "bootm $loadaddr - $fdtaddr"
709
710#define CONFIG_BOOTCOMMAND CONFIG_LINUX
711
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800712#include <asm/fsl_secure_boot.h>
Aneesh Bansalef6c55a2016-01-22 16:37:22 +0530713
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800714#endif /* __T1024RDB_H */