blob: 370f7ed2bcb60235dd5560b7404cc80efa579595 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Heiko Schochereaf8c982014-01-25 07:53:48 +01002/*
3 * (C) Copyright 2013
4 * Heiko Schocher, DENX Software Engineering, hs@denx.de.
5 *
6 * Based on:
7 * Copyright (c) 2011 IDS GmbH, Germany
8 * Sergej Stepanov <ste@ids.de>
Heiko Schochereaf8c982014-01-25 07:53:48 +01009 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
Simon Glass1af3c7f2020-05-10 11:40:09 -060014#include <linux/stringify.h>
15
Heiko Schochereaf8c982014-01-25 07:53:48 +010016/*
17 * High Level Configuration Options
18 */
Heiko Schochereaf8c982014-01-25 07:53:48 +010019#define CONFIG_BOOT_RETRY_TIME 900
20#define CONFIG_BOOT_RETRY_MIN 30
Heiko Schochereaf8c982014-01-25 07:53:48 +010021#define CONFIG_RESET_TO_RETRY
22
Heiko Schochereaf8c982014-01-25 07:53:48 +010023#define CONFIG_SYS_SICRH 0x00000000
24#define CONFIG_SYS_SICRL (SICRL_LBC | SICRL_SPI_D)
25
26#define CONFIG_HWCONFIG
27
Heiko Schochereaf8c982014-01-25 07:53:48 +010028/*
29 * Definitions for initial stack pointer and data area (in DCACHE )
30 */
31#define CONFIG_SYS_INIT_RAM_LOCK
32#define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000
33#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* End of used area in DPRAM */
34#define CONFIG_SYS_GBL_DATA_SIZE 0x100
35#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE \
36 - CONFIG_SYS_GBL_DATA_SIZE)
37#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
38
39/*
Heiko Schochereaf8c982014-01-25 07:53:48 +010040 * Internal Definitions
41 */
42/*
43 * DDR Setup
44 */
Mario Six8a81bfd2019-01-21 09:18:15 +010045#define CONFIG_SYS_SDRAM_BASE 0x00000000
Heiko Schochereaf8c982014-01-25 07:53:48 +010046
47/*
48 * Manually set up DDR parameters,
49 * as this board has not the SPD connected to I2C.
50 */
51#define CONFIG_SYS_DDR_SIZE 256 /* MB */
52#define CONFIG_SYS_DDR_CONFIG (CSCONFIG_EN |\
53 0x00010000 |\
54 CSCONFIG_ROW_BIT_13 |\
55 CSCONFIG_COL_BIT_10)
56
57#define CONFIG_SYS_DDR_CONFIG_256 (CONFIG_SYS_DDR_CONFIG | \
58 CSCONFIG_BANK_BIT_3)
59
60#define CONFIG_SYS_DDR_TIMING_3 (1 << 16) /* ext refrec */
61#define CONFIG_SYS_DDR_TIMING_0 ((3 << TIMING_CFG0_RWT_SHIFT) |\
62 (3 << TIMING_CFG0_WRT_SHIFT) |\
63 (3 << TIMING_CFG0_RRT_SHIFT) |\
64 (3 << TIMING_CFG0_WWT_SHIFT) |\
65 (6 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) |\
66 (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) |\
67 (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) | \
68 (2 << TIMING_CFG0_MRS_CYC_SHIFT))
69#define CONFIG_SYS_DDR_TIMING_1 ((4 << TIMING_CFG1_PRETOACT_SHIFT) |\
70 (12 << TIMING_CFG1_ACTTOPRE_SHIFT) |\
71 (4 << TIMING_CFG1_ACTTORW_SHIFT) |\
72 (7 << TIMING_CFG1_CASLAT_SHIFT) |\
73 (4 << TIMING_CFG1_REFREC_SHIFT) |\
74 (4 << TIMING_CFG1_WRREC_SHIFT) |\
75 (2 << TIMING_CFG1_ACTTOACT_SHIFT) |\
76 (2 << TIMING_CFG1_WRTORD_SHIFT))
77#define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) |\
78 (5 << TIMING_CFG2_CPO_SHIFT) |\
79 (4 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) |\
80 (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) |\
81 (0 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) |\
82 (1 << TIMING_CFG2_CKE_PLS_SHIFT) |\
83 (6 << TIMING_CFG2_FOUR_ACT_SHIFT))
84
85#define CONFIG_SYS_DDR_INTERVAL ((0x800 << SDRAM_INTERVAL_REFINT_SHIFT) |\
86 (0x800 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
87
88#define CONFIG_SYS_SDRAM_CFG (SDRAM_CFG_SREN |\
89 SDRAM_CFG_2T_EN | SDRAM_CFG_HSE |\
90 SDRAM_CFG_DBW_32 |\
91 SDRAM_CFG_SDRAM_TYPE_DDR2)
92
93#define CONFIG_SYS_SDRAM_CFG2 0x00401000
94#define CONFIG_SYS_DDR_MODE ((0x0448 << SDRAM_MODE_ESD_SHIFT) |\
95 (0x0242 << SDRAM_MODE_SD_SHIFT))
96#define CONFIG_SYS_DDR_MODE_2 0x00000000
97#define CONFIG_SYS_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075
98#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN |\
99 DDRCDR_PZ_NOMZ |\
100 DDRCDR_NZ_NOMZ |\
101 DDRCDR_ODT |\
102 DDRCDR_M_ODR |\
103 DDRCDR_Q_DRN)
104
105/*
106 * on-board devices
107 */
108#define CONFIG_TSEC1
109#define CONFIG_TSEC2
Heiko Schochereaf8c982014-01-25 07:53:48 +0100110
111/*
112 * NOR FLASH setup
113 */
Heiko Schochereaf8c982014-01-25 07:53:48 +0100114#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_8BIT
115#define CONFIG_FLASH_SHOW_PROGRESS 50
Heiko Schochereaf8c982014-01-25 07:53:48 +0100116
117#define CONFIG_SYS_FLASH_BASE 0xFF800000
118#define CONFIG_SYS_FLASH_SIZE 8
Heiko Schochereaf8c982014-01-25 07:53:48 +0100119
Heiko Schochereaf8c982014-01-25 07:53:48 +0100120
Heiko Schochereaf8c982014-01-25 07:53:48 +0100121#define CONFIG_SYS_MAX_FLASH_BANKS 1
122#define CONFIG_SYS_MAX_FLASH_SECT 128
123
124#define CONFIG_SYS_FLASH_ERASE_TOUT 60000
125#define CONFIG_SYS_FLASH_WRITE_TOUT 500
126
127/*
128 * NAND FLASH setup
129 */
130#define CONFIG_SYS_NAND_BASE 0xE1000000
131#define CONFIG_SYS_MAX_NAND_DEVICE 1
Heiko Schochereaf8c982014-01-25 07:53:48 +0100132#define NAND_CACHE_PAGES 64
133
Heiko Schochereaf8c982014-01-25 07:53:48 +0100134
135/*
136 * MRAM setup
137 */
138#define CONFIG_SYS_MRAM_BASE 0xE2000000
139#define CONFIG_SYS_MRAM_SIZE 0x20000 /* 128 Kb */
Heiko Schochereaf8c982014-01-25 07:53:48 +0100140
141#define CONFIG_SYS_OR_TIMING_MRAM
142
Heiko Schochereaf8c982014-01-25 07:53:48 +0100143
144/*
145 * CPLD setup
146 */
147#define CONFIG_SYS_CPLD_BASE 0xE3000000
148#define CONFIG_SYS_CPLD_SIZE 0x8000
Heiko Schochereaf8c982014-01-25 07:53:48 +0100149
150#define CONFIG_SYS_OR_TIMING_MRAM
151
Heiko Schochereaf8c982014-01-25 07:53:48 +0100152
153/*
154 * HW-Watchdog
155 */
156#define CONFIG_WATCHDOG 1
157#define CONFIG_SYS_WATCHDOG_VALUE 0xFFFF
158
159/*
160 * I2C setup
161 */
Heiko Schochereaf8c982014-01-25 07:53:48 +0100162#define CONFIG_SYS_I2C_RTC_ADDR 0x51
163
164/*
Heiko Schochereaf8c982014-01-25 07:53:48 +0100165 * Ethernet setup
166 */
167#ifdef CONFIG_TSEC1
168#define CONFIG_HAS_ETH0
169#define CONFIG_TSEC1_NAME "TSEC0"
170#define CONFIG_SYS_TSEC1_OFFSET 0x24000
171#define TSEC1_PHY_ADDR 0x1
172#define TSEC1_FLAGS TSEC_GIGABIT
173#define TSEC1_PHYIDX 0
174#endif
175
176#ifdef CONFIG_TSEC2
177#define CONFIG_HAS_ETH1
178#define CONFIG_TSEC2_NAME "TSEC1"
179#define CONFIG_SYS_TSEC2_OFFSET 0x25000
180#define TSEC2_PHY_ADDR 0x3
181#define TSEC2_FLAGS TSEC_GIGABIT
182#define TSEC2_PHYIDX 0
183#endif
184#define CONFIG_ETHPRIME "TSEC1"
185
186/*
187 * Serial Port
188 */
Heiko Schochereaf8c982014-01-25 07:53:48 +0100189#define CONFIG_SYS_NS16550_SERIAL
190#define CONFIG_SYS_NS16550_REG_SIZE 1
191
192#define CONFIG_SYS_BAUDRATE_TABLE \
193 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
194#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
195#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
Mario Six0f06f572019-01-21 09:17:52 +0100196#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0))
Heiko Schochereaf8c982014-01-25 07:53:48 +0100197
198#define CONFIG_HAS_FSL_DR_USB
199#define CONFIG_SYS_SCCR_USBDRCM 3
200
201/*
Heiko Schochereaf8c982014-01-25 07:53:48 +0100202 * U-Boot environment setup
203 */
Heiko Schochereaf8c982014-01-25 07:53:48 +0100204#define CONFIG_BOOTP_BOOTFILESIZE
Heiko Schochereaf8c982014-01-25 07:53:48 +0100205
206/*
207 * The reserved memory
208 */
209#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
210#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Heiko Schochereaf8c982014-01-25 07:53:48 +0100211
212/*
213 * Environment Configuration
214 */
Heiko Schochereaf8c982014-01-25 07:53:48 +0100215
Heiko Schochereaf8c982014-01-25 07:53:48 +0100216#define CONFIG_NETDEV eth1
Mario Six5bc05432018-03-28 14:38:20 +0200217#define CONFIG_HOSTNAME "ids8313"
Heiko Schochereaf8c982014-01-25 07:53:48 +0100218#define CONFIG_ROOTPATH "/opt/eldk-4.2/ppc_6xx"
219#define CONFIG_BOOTFILE "ids8313/uImage"
220#define CONFIG_UBOOTPATH "ids8313/u-boot.bin"
221#define CONFIG_FDTFILE "ids8313/ids8313.dtb"
Heiko Schochereaf8c982014-01-25 07:53:48 +0100222#define CONFIG_ENV_FLAGS_LIST_STATIC "ethaddr:mo,eth1addr:mo"
223
Heiko Schochereaf8c982014-01-25 07:53:48 +0100224/* Initial Memory map for Linux*/
225#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
226
227/*
228 * Miscellaneous configurable options
229 */
Heiko Schochereaf8c982014-01-25 07:53:48 +0100230#define CONFIG_SYS_CBSIZE 1024
Heiko Schochereaf8c982014-01-25 07:53:48 +0100231#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
Heiko Schochereaf8c982014-01-25 07:53:48 +0100232
Heiko Schochereaf8c982014-01-25 07:53:48 +0100233#define CONFIG_LOADS_ECHO
234#define CONFIG_TIMESTAMP
Heiko Schochereaf8c982014-01-25 07:53:48 +0100235#define CONFIG_BOOTCOMMAND "run boot_cramfs"
236#undef CONFIG_SYS_LOADS_BAUD_CHANGE
237
238#define CONFIG_JFFS2_NAND
239#define CONFIG_JFFS2_DEV "0"
240
241/* mtdparts command line support */
Heiko Schochereaf8c982014-01-25 07:53:48 +0100242
243#define CONFIG_EXTRA_ENV_SETTINGS \
244 "netdev=" __stringify(CONFIG_NETDEV) "\0" \
245 "ethprime=TSEC1\0" \
246 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
247 "tftpflash=tftpboot ${loadaddr} ${uboot}; " \
248 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
249 " +${filesize}; " \
250 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
251 " +${filesize}; " \
252 "cp.b ${loadaddr} " __stringify(CONFIG_SYS_TEXT_BASE) \
253 " ${filesize}; " \
254 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
255 " +${filesize}; " \
256 "cmp.b ${loadaddr} " __stringify(CONFIG_SYS_TEXT_BASE) \
257 " ${filesize}\0" \
258 "console=ttyS0\0" \
259 "fdtaddr=0x780000\0" \
260 "kernel_addr=ff800000\0" \
261 "fdtfile=" __stringify(CONFIG_FDTFILE) "\0" \
262 "setbootargs=setenv bootargs " \
263 "root=${rootdev} rw console=${console}," \
264 "${baudrate} ${othbootargs}\0" \
265 "setipargs=setenv bootargs root=${rootdev} rw " \
266 "nfsroot=${serverip}:${rootpath} " \
267 "ip=${ipaddr}:${serverip}:${gatewayip}:" \
268 "${netmask}:${hostname}:${netdev}:off " \
269 "console=${console},${baudrate} ${othbootargs}\0" \
270 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
Tom Rini43ede0b2017-10-22 17:55:07 -0400271 "mtdids=" CONFIG_MTDIDS_DEFAULT "\0" \
272 "mtdparts=" CONFIG_MTDPARTS_DEFAULT "\0" \
Heiko Schochereaf8c982014-01-25 07:53:48 +0100273 "\0"
274
Tom Rini7ae1b082021-08-19 14:29:00 -0400275#define NFSBOOTCOMMAND \
Heiko Schochereaf8c982014-01-25 07:53:48 +0100276 "setenv rootdev /dev/nfs;" \
277 "run setipargs;run addmtd;" \
278 "tftp ${loadaddr} ${bootfile};" \
279 "tftp ${fdtaddr} ${fdtfile};" \
280 "fdt addr ${fdtaddr};" \
281 "bootm ${loadaddr} - ${fdtaddr}"
282
283/* UBI Support */
Heiko Schochereaf8c982014-01-25 07:53:48 +0100284
Heiko Schochereaf8c982014-01-25 07:53:48 +0100285#endif /* __CONFIG_H */