blob: cfec29bd158c7a9a976536177793a990f60e005b [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Chin Liang Seed8c67dc2014-06-10 01:10:21 -05002/*
3 * Copyright (C) 2013 Altera Corporation <www.altera.com>
Chin Liang Seed8c67dc2014-06-10 01:10:21 -05004 */
5
Marek Vasutcf89ef82019-10-03 14:47:07 +02006#include <clk.h>
Chin Liang Seed8c67dc2014-06-10 01:10:21 -05007#include <common.h>
Marek Vasutcf8c8362019-06-27 01:19:23 +02008#include <dm.h>
Marek Vasutcf89ef82019-10-03 14:47:07 +02009#include <reset.h>
Marek Vasutcf8c8362019-06-27 01:19:23 +020010#include <wdt.h>
Chin Liang Seed8c67dc2014-06-10 01:10:21 -050011#include <asm/io.h>
Simon Glasscd93d622020-05-10 11:40:13 -060012#include <linux/bitops.h>
Chin Liang Seed8c67dc2014-06-10 01:10:21 -050013
14#define DW_WDT_CR 0x00
15#define DW_WDT_TORR 0x04
16#define DW_WDT_CRR 0x0C
17
18#define DW_WDT_CR_EN_OFFSET 0x00
19#define DW_WDT_CR_RMOD_OFFSET 0x01
Chin Liang Seed8c67dc2014-06-10 01:10:21 -050020#define DW_WDT_CRR_RESTART_VAL 0x76
21
Marek Vasutcf8c8362019-06-27 01:19:23 +020022struct designware_wdt_priv {
23 void __iomem *base;
Marek Vasutcf89ef82019-10-03 14:47:07 +020024 unsigned int clk_khz;
Sean Andersonb31077f2021-09-11 15:11:30 -040025 struct reset_ctl_bulk resets;
Marek Vasutcf8c8362019-06-27 01:19:23 +020026};
27
Chin Liang Seed8c67dc2014-06-10 01:10:21 -050028/*
29 * Set the watchdog time interval.
30 * Counter is 32 bit.
31 */
Marek Vasutcf8c8362019-06-27 01:19:23 +020032static int designware_wdt_settimeout(void __iomem *base, unsigned int clk_khz,
33 unsigned int timeout)
Chin Liang Seed8c67dc2014-06-10 01:10:21 -050034{
35 signed int i;
36
37 /* calculate the timeout range value */
Sean Andersoncb578112021-03-10 21:02:17 -050038 i = fls(timeout * clk_khz - 1) - 16;
Marek Vasutcf8c8362019-06-27 01:19:23 +020039 i = clamp(i, 0, 15);
Chin Liang Seed8c67dc2014-06-10 01:10:21 -050040
Marek Vasutcf8c8362019-06-27 01:19:23 +020041 writel(i | (i << 4), base + DW_WDT_TORR);
42
Chin Liang Seed8c67dc2014-06-10 01:10:21 -050043 return 0;
44}
45
Marek Vasutcf8c8362019-06-27 01:19:23 +020046static void designware_wdt_enable(void __iomem *base)
Chin Liang Seed8c67dc2014-06-10 01:10:21 -050047{
Marek Vasutcf89ef82019-10-03 14:47:07 +020048 writel(BIT(DW_WDT_CR_EN_OFFSET), base + DW_WDT_CR);
Chin Liang Seed8c67dc2014-06-10 01:10:21 -050049}
50
Marek Vasutcf8c8362019-06-27 01:19:23 +020051static unsigned int designware_wdt_is_enabled(void __iomem *base)
Chin Liang Seed8c67dc2014-06-10 01:10:21 -050052{
Marek Vasutcf8c8362019-06-27 01:19:23 +020053 return readl(base + DW_WDT_CR) & BIT(0);
Chin Liang Seed8c67dc2014-06-10 01:10:21 -050054}
55
Marek Vasutcf8c8362019-06-27 01:19:23 +020056static void designware_wdt_reset_common(void __iomem *base)
57{
58 if (designware_wdt_is_enabled(base))
59 /* restart the watchdog counter */
60 writel(DW_WDT_CRR_RESTART_VAL, base + DW_WDT_CRR);
61}
62
63#if !CONFIG_IS_ENABLED(WDT)
Chin Liang Seed8c67dc2014-06-10 01:10:21 -050064void hw_watchdog_reset(void)
65{
Marek Vasutcf8c8362019-06-27 01:19:23 +020066 designware_wdt_reset_common((void __iomem *)CONFIG_DW_WDT_BASE);
Chin Liang Seed8c67dc2014-06-10 01:10:21 -050067}
68
69void hw_watchdog_init(void)
70{
71 /* reset to disable the watchdog */
72 hw_watchdog_reset();
73 /* set timer in miliseconds */
Marek Vasutcf8c8362019-06-27 01:19:23 +020074 designware_wdt_settimeout((void __iomem *)CONFIG_DW_WDT_BASE,
75 CONFIG_DW_WDT_CLOCK_KHZ,
76 CONFIG_WATCHDOG_TIMEOUT_MSECS);
Chin Liang Seed8c67dc2014-06-10 01:10:21 -050077 /* enable the watchdog */
Marek Vasutcf8c8362019-06-27 01:19:23 +020078 designware_wdt_enable((void __iomem *)CONFIG_DW_WDT_BASE);
Chin Liang Seed8c67dc2014-06-10 01:10:21 -050079 /* reset the watchdog */
80 hw_watchdog_reset();
81}
Marek Vasutcf8c8362019-06-27 01:19:23 +020082#else
83static int designware_wdt_reset(struct udevice *dev)
84{
85 struct designware_wdt_priv *priv = dev_get_priv(dev);
86
87 designware_wdt_reset_common(priv->base);
88
89 return 0;
90}
91
92static int designware_wdt_stop(struct udevice *dev)
93{
94 struct designware_wdt_priv *priv = dev_get_priv(dev);
95
96 designware_wdt_reset(dev);
Marek Vasutcf89ef82019-10-03 14:47:07 +020097 writel(0, priv->base + DW_WDT_CR);
Marek Vasutcf8c8362019-06-27 01:19:23 +020098
MengLi4f7abaf2021-05-24 10:22:48 +080099 if (CONFIG_IS_ENABLED(DM_RESET)) {
100 int ret;
101
Sean Andersonb31077f2021-09-11 15:11:30 -0400102 ret = reset_assert_bulk(&priv->resets);
MengLi4f7abaf2021-05-24 10:22:48 +0800103 if (ret)
104 return ret;
105
Sean Andersonb31077f2021-09-11 15:11:30 -0400106 ret = reset_deassert_bulk(&priv->resets);
MengLi4f7abaf2021-05-24 10:22:48 +0800107 if (ret)
108 return ret;
109 }
110
Marek Vasutcf8c8362019-06-27 01:19:23 +0200111 return 0;
112}
113
114static int designware_wdt_start(struct udevice *dev, u64 timeout, ulong flags)
115{
116 struct designware_wdt_priv *priv = dev_get_priv(dev);
117
118 designware_wdt_stop(dev);
119
120 /* set timer in miliseconds */
Marek Vasutcf89ef82019-10-03 14:47:07 +0200121 designware_wdt_settimeout(priv->base, priv->clk_khz, timeout);
Marek Vasutcf8c8362019-06-27 01:19:23 +0200122
123 designware_wdt_enable(priv->base);
124
125 /* reset the watchdog */
126 return designware_wdt_reset(dev);
127}
128
129static int designware_wdt_probe(struct udevice *dev)
130{
131 struct designware_wdt_priv *priv = dev_get_priv(dev);
Marek Vasutcf89ef82019-10-03 14:47:07 +0200132 __maybe_unused int ret;
Marek Vasutcf8c8362019-06-27 01:19:23 +0200133
134 priv->base = dev_remap_addr(dev);
135 if (!priv->base)
136 return -EINVAL;
137
Marek Vasutcf89ef82019-10-03 14:47:07 +0200138#if CONFIG_IS_ENABLED(CLK)
139 struct clk clk;
140
141 ret = clk_get_by_index(dev, 0, &clk);
142 if (ret)
143 return ret;
144
Sean Anderson4cb0ab42021-03-10 21:02:19 -0500145 ret = clk_enable(&clk);
146 if (ret)
Sean Anderson97bcdd22021-03-10 21:02:20 -0500147 goto err;
Sean Anderson4cb0ab42021-03-10 21:02:19 -0500148
Jack Mitchelld9b9c912020-09-17 10:30:40 +0100149 priv->clk_khz = clk_get_rate(&clk) / 1000;
Sean Anderson97bcdd22021-03-10 21:02:20 -0500150 if (!priv->clk_khz) {
151 ret = -EINVAL;
152 goto err;
153 }
Marek Vasutcf89ef82019-10-03 14:47:07 +0200154#else
155 priv->clk_khz = CONFIG_DW_WDT_CLOCK_KHZ;
156#endif
157
Sean Anderson7d839432021-03-10 21:02:18 -0500158 if (CONFIG_IS_ENABLED(DM_RESET)) {
Sean Andersonb31077f2021-09-11 15:11:30 -0400159 ret = reset_get_bulk(dev, &priv->resets);
Sean Anderson7d839432021-03-10 21:02:18 -0500160 if (ret)
Sean Anderson97bcdd22021-03-10 21:02:20 -0500161 goto err;
Marek Vasutcf89ef82019-10-03 14:47:07 +0200162
Sean Andersonb31077f2021-09-11 15:11:30 -0400163 ret = reset_deassert_bulk(&priv->resets);
Sean Anderson7d839432021-03-10 21:02:18 -0500164 if (ret)
Sean Anderson97bcdd22021-03-10 21:02:20 -0500165 goto err;
Sean Anderson7d839432021-03-10 21:02:18 -0500166 }
Marek Vasutcf89ef82019-10-03 14:47:07 +0200167
Marek Vasutcf8c8362019-06-27 01:19:23 +0200168 /* reset to disable the watchdog */
169 return designware_wdt_stop(dev);
Sean Anderson97bcdd22021-03-10 21:02:20 -0500170
171err:
172#if CONFIG_IS_ENABLED(CLK)
173 clk_free(&clk);
174#endif
175 return ret;
Marek Vasutcf8c8362019-06-27 01:19:23 +0200176}
177
178static const struct wdt_ops designware_wdt_ops = {
179 .start = designware_wdt_start,
180 .reset = designware_wdt_reset,
181 .stop = designware_wdt_stop,
182};
183
184static const struct udevice_id designware_wdt_ids[] = {
185 { .compatible = "snps,dw-wdt"},
186 {}
187};
188
189U_BOOT_DRIVER(designware_wdt) = {
190 .name = "designware_wdt",
191 .id = UCLASS_WDT,
192 .of_match = designware_wdt_ids,
Simon Glass41575d82020-12-03 16:55:17 -0700193 .priv_auto = sizeof(struct designware_wdt_priv),
Marek Vasutcf8c8362019-06-27 01:19:23 +0200194 .probe = designware_wdt_probe,
195 .ops = &designware_wdt_ops,
196 .flags = DM_FLAG_PRE_RELOC,
197};
Chin Liang Seed8c67dc2014-06-10 01:10:21 -0500198#endif