Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Andy Yan | 2c1e11d | 2017-06-01 18:00:55 +0800 | [diff] [blame] | 2 | /* |
| 3 | * (C) Copyright 2016 Rockchip Electronics Co., Ltd |
Andy Yan | 2c1e11d | 2017-06-01 18:00:55 +0800 | [diff] [blame] | 4 | */ |
| 5 | #ifndef __CONFIG_RV1108_COMMON_H |
| 6 | #define __CONFIG_RV1108_COMMON_H |
| 7 | |
| 8 | #include <asm/arch/hardware.h> |
| 9 | #include "rockchip-common.h" |
| 10 | |
Andy Yan | 2c1e11d | 2017-06-01 18:00:55 +0800 | [diff] [blame] | 11 | #define CONFIG_SYS_MALLOC_LEN (32 << 20) |
| 12 | #define CONFIG_SYS_CBSIZE 1024 |
| 13 | #define CONFIG_SKIP_LOWLEVEL_INIT |
| 14 | |
| 15 | #define CONFIG_SYS_TIMER_RATE (24 * 1000 * 1000) |
| 16 | /* TIMER1,initialized by ddr initialize code */ |
| 17 | #define CONFIG_SYS_TIMER_BASE 0x10350020 |
| 18 | #define CONFIG_SYS_TIMER_COUNTER (CONFIG_SYS_TIMER_BASE + 8) |
| 19 | |
Andy Yan | 2c1e11d | 2017-06-01 18:00:55 +0800 | [diff] [blame] | 20 | #define CONFIG_SYS_SDRAM_BASE 0x60000000 |
| 21 | #define CONFIG_NR_DRAM_BANKS 1 |
Andy Yan | 2c1e11d | 2017-06-01 18:00:55 +0800 | [diff] [blame] | 22 | #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_TEXT_BASE + 0x100000) |
| 23 | #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x2000000) |
| 24 | |
William Wu | cbeedaf | 2017-08-09 11:36:27 +0800 | [diff] [blame] | 25 | /* rockchip ohci host driver */ |
| 26 | #define CONFIG_USB_OHCI_NEW |
| 27 | #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 1 |
Andy Yan | 2c1e11d | 2017-06-01 18:00:55 +0800 | [diff] [blame] | 28 | #endif |